Professional Documents
Culture Documents
Introduction To Microprocessor 8085
Introduction To Microprocessor 8085
Introduction
Evolution of Microprocessors
1
The first Microprocessor (4004) was designed by Intel Corporation which was founded by
Moore and Noyce in 1968. In the early years, Intel focused on developing semiconductor
memories (DRAMs and EPROMs) for digital computers. In 1969, a Japanese Calculator
manufacturer, Busicom approached Intel with a design for a small calculator which need
12 custom chips. Ted Hoff, an Intel Engineer thought that a general purpose logic device
could replace the multiple components. This idea led to the development of the first so
called microprocessor. So, Microprocessors started with a modest beginning of drivers for
calculators. Fedrico Faggin and Stanely Mazor implemented the ideas of Ted Hoff’s and
designed the Intel 4000 family of processors comprising 4001 (2K-ROM), the 4002 (320
bit RAM), the 4003 (10 bit I/O shift-register) and the 4004, a 4 bit CPU. Intel introduced
the 4004 microprocessor to the world wide market on November 15, 1971. It was a 4-bit
PMOS chip with 2300 transistors. Around the same time Texas Instruments developed a
4-bit microprocessor TMS 1000 and became the owner of microprocessor patent. Later
Intel introduced world’s first 8 bit general purpose microprocessor 8008 in 1972. This
processor was used in the popular computer ‘Mark-8’ in those days. In 1974, Intel
introduced the improved version of 8008, the 8080 microprocessor. This 8080 is the much
more highly integrated chip than its predecessors which is built around N-channel MOS
technology. It could execute up to 290,000 operations per second and could address up to
64K.bytes of memory. The other notable 8 bit microprocessors include Motorola 6800,
Rockwell PPS-8 and Signetics 2650 with powerful architecture and instruction set.
With developments in integration technology Intel was able to integrate the additional chips like
8224 clock generator and the 8228 system controller along with 8080 microprocessor with
in a single chip and released the 8 bit microprocessor 8085 in the year 1976. The 8085
microprocessor consisted of 6500 MOS transistors and could work at clock frequencies of
3-5 MHz. It works on a single +5 volts supply. The other improved 8 bit microprocessors
include Motorola MC 6809, Zilog Z-80 and RCA COSMAC.
In 1978, Intel introduced the 16 bit microprocessor 8086 and 8088 in 1979. IBM selected
the Intel 8088 for their personal computer (IBM-PC).8086 microprocessor made up of
29,000 MOS transistors and could work at a clock speed of 5-10 MHz. It has a 16-bit ALU
with 16-bit data bus and 20-bit address bus. It can address up to 1MB of address space.
The pipelining concept was used for the first time to improve the speed of the processor. It
had a pre-fetch queue of 6 instructions where in the instructions to be executed were
fetched during the execution of an instruction. It means 8086 architecture supports parallel
processing. The 8088 microprocessor is similar to 8086 processor in architecture ,but the
basic difference is it has only 8-bit data bus even though the ALU is of 16-bit.It has a pre-
fetch queue of 4-instructions only.
In 1982 Intel released another 16-bit processor called 80186 designed by a team under the
leadership of Dave Stamm. This is having higher reliability and faster operational speed
but at a lower cost. It had a pre-fetch queue of 6-instructions and it is suitable for high
volume applications such as computer workstations, word-processor and personal
computers. It is made up of 134,000 MOS transistors and could work at clock rates of 4
and 6 MHz. This is also comes under first generation of Microprocessors.
Intel released another 16 bit microprocessor 80286 having 1, 34,000 transistors in 1981. It was
used as CPU in PC-ATs in 1982. It is the second generation microprocessor, more
advanced to 80186 processor. It could run at clock speeds of 6 to 12.5 MHz .It has a 16-
bit data bus and 24-bit address bus, so that it can address up to 16MB of address space
and 1GB of virtual memory. It had a pre-fetch queue of 6 instructions .Intel introduced the
concept of protected mode and virtual mode to ensure proper operation. It also had on-
chip memory management unit (MMU) .This was popularly called as Intel 286 in those
days.
2
In 1985, Intel released the first 32 bit processor 80386, with 275,000 transistors. It has 32-
bit data bus and 32-bit address bus so that it can address up to a total of 4GB memory
also a virtual memory space of 64TB.It could process five million instructions per second
and could work with all popular operating systems including Windows. It has a pre-fetch
queue of length 16-bytes with extensive memory management capabilities. It is
incorporated with a concept called paging in addition to segmentation technique. It uses a
math co-processor called 80387.
Intel introduced 80486 microprocessor with a built-in maths co-processor and with 1.2
million transistors. It could run at the clock speed of 50 MHz This is also a 32 bit processor
but it is twice as fast as 80386.The additional features in 486 processor are the built-in
Cache and built-in math co-processors. The address bus here is bidirectional because of
presence of cache memory.
On 19th October, 1992, Intel released the Pentium-I Processor with 3.1 million transistors. So,
the Pentium began as fifth generation of the Intel x86 architecture. This Pentium was a
backward compatible while offering new features. The revolutionary technology followed is
that the CPU is able to execute two instruction at the same time. This is known as super
scalar technology. The Pentium uses a 32-bit expansion bus, however the data bus is 64
bits.
The 7.5 million transistors based chip, Intel Pentium II processor was released in 1997. It
works at a clock speed of 300M.Hz. Pentium II uses the Dynamic Execution Technology
which consists of three different facilities namely, Multiple branch prediction, Data flow
analysis, and Speculative execution unit. Another important feature is a thermal sensor
located on the mother board can monitor the die temperature of the processor. For
thermal management applications.
Intel Celeron Processors were introduced in the year 1999. Pentium-III processor with 9.5 million
transistors was introduced in 1999. It also uses dynamic execution micro-architecture, a
unique combination of multiple branch prediction, dataflow analysis and speculative
execution. The Pentium III has improved MMX and processor serial number feature. The
improved MMX enables advanced imaging, 3D streaming audio and video, and speech
recognition for enhanced Internet facility.
Pentium-IV with 42 million transistors and 1.5 GHz clock speed was released by Intel in
November 2000. The Pentium 4 processor has a system bus with 3.2 G-bytes per second
of bandwidth. This high bandwidth is a key reason for applications that stream data from
memory. This bandwidth is achieved with 64 –bit wide bus capable of transferring data at
a rate of 400 MHz. The Pentium 4 processor enables real-time MPEG2 video encoding
and near real-time MPEG4 encoding, allowing efficient video editing and video
conferencing.
Intel with partner Hewlett-Packard developed the next generation 64-bit processor architecture
called IA-64 .This first implementation was named Itanium. Itanium processor which is the
first in a family of 64 bit products was introduced in the year 2001.The Itanium processor
was specially designed to provide a very high level of parallel processing ,to enable high
performance without requiring very high clock frequencies .Key strengths of the Itanium
architecture include ,up to 6 instructions/cycle. The Itanium processor can handle up to 6
simultaneous 64 –bit instructions per clock cycle.
The Itanium II is an IA-64 microprocessor developed jointly by Hewlett-Packard (HP)
and Intel and released on July 8,2002..It is theoretically capable of performing nearly 8
times more work per clock cycle than other CISC and RISC architectures due to its
parallel computing micro-architecture. The recent Itanium processor features a split L2
cache, adding a dedicated 1MB L2 cache for instructions and thereby effectively growing
the original 256KBL2 cache, which becomes a dedicated data cache. The first Itanium 2
processor (code named McKinley) was more powerful than the original Itanium processor,
with approximately two times performance.
3
Pentium 4EE was released by Intel in the year 2003 and Pentium 4E was released in the
year 2004.
The Pentium Dual-Core brand was used for mainstream X86-architecture
microprocessors from Intel from 2006 to 2009 The 64 bit Intel Core2 was released on July
27, 2006. In terms of features, price and performance at a given clock frequency, Pentium
Dual-Core processors were positioned above Celeron but below Core and Core 2
microprocessors in Intel's product range. The Pentium Dual-Core was also a very popular
choice for over clocking, as it can deliver optimal performance (when over clocked) at a
low price.
The Pentium Dual Core, which consists of 167 million transistors was released on January 21,
2007. Intel Core Duo consists of two cores on one die, a 2 MB L2 cache shared by both
cores, and an arbiter bus that controls both L2 cache and FSB access.
Core 2 Quad processors are multi-chip modules consisting of two dies similar to those used in
Core 2 Duo, forming a quad-core processor. While this allows twice the performance to a
dual-core processors at the same clock frequency in ideal conditions, this is highly
workload specific and requires applications to take advantage of the extra cores.
In September.2009, new Core i7 models based on the Lynnfield desktop quad-core processor
and the Clarksfield quad-core mobile were added, and models based on the Arrandale
dual-core mobile processor have been announced. The first six-core processor in the
Core lineup is the Gulftown, which was launched on March 16, 2010. Both the regular
Core i7 and the Extreme Edition are advertised as five stars in the Intel Processor Rating.
4
The Intel 8085 Microprocessor:
Intel 8085A is a single chip 8-bit N-channel microprocessor which works at +5V DC power
supply. It is a 40 pin IC available as a DIP (Dual Inline Package) chip. 8085A can operate
with a 3MHZ single phase clock and 8085A-2 version can operate at a maximum
frequency of 5MHZ. This 8085 is an enhanced version of its predecessor the 8080A. Its
instruction set is upward compatible with that of the 8080A. 8085A has an on-chip clock
generator with external crystal, LC or RC network. This 8085 microprocessor is built with
nearly 6200 transistors. The enhanced version of 8080 is the Intel 8085AH. It is an N
channel depletion load, silicon gate (HMOS) 8-bit processor. Here 3MHZ, 5MHZ and
6MHZ selections are available. It has 20% lower power consumption than 8085A for
3MHZ and 5MHZ. Its instruction set is 100% software compatible with the 8085A. It is also
100% compatible with 8085A.
The ALU performs all the arithmetic and logical operations like addition, subtraction,
complementing, logical AND, logical OR, logical Exclusive OR, incrementing and decrementing,
rotate, shift and clear. An ALU is made of many logic gates and adders etc.
The arithmetic and logic unit consists of the following units
(a).Accumulator (A).
(b).Temporary register.
(c).Flag register.
5
Figure 2 .The Block Diagram of 8085 Microprocessor
(b) Temporary register:
This is an 8-bit register which is not accessible to the user. This register is used by the
microprocessor to load the second operand during arithmetic/logical operations in ALU. The final
result is stored in the Accumulator and the flags are set or reset according to the result of the
operation. For example when MVI M, 17H instruction is fetched, IR register will receive the
opcode for MVI M and the Temporary register will receive 17H.
In arithmetic and logical operations, that involves two operands ,the accumulator provides one
operand. The other is provided by the temporary register. For example in ADD C
instruction C register contents are moved to the Temp. Register and the addition of A and
Temp. Register contents is performed by the ALU.
6
(c).Flag register: The flag register is an 8- bit register which generally reflect data conditions in
the accumulator with certain exceptions. Hence this flag register is also known as Status
register. Though this flag register is an eight bit register, it contains only 5 flag bits and the
remaining three bits are undefined as shown in Fig.3.3 In the Flag register each flag bit is
a Flip-Flop. i.e., the bit may be either in the flip state or flop state
S - Sign Flag
After execution of an arithmetic and logic operation, if bit D 7 of the result (Normally in the
Accumulator) is 1, the sign flag is set. This Flag is used with signed numbers.For example
in a given byte, if D 7 is 1, the number is treated as a negative number. Else (if it is zero), it
is viewed as a positive. In arithmetic operations with signed numbers bit D 7is reserved
for indicating the sign and the remaining seven bits are used to denote the magnitude of
the number.
Z - Zero Flag
This Flag is set (made 1) if the result after any arithmetic operation is zero, and the flag is reset
(made 0) if the result is not zero. So, this flag is set or reset based on the results in the
accumulator as well as in the other registers.
AC – Auxiliary carry Flag
In this arithmetic operation, when a carry is generated by and passed on to bit 4 , the AC flag is
set. This flag is used internally for BCD arithmetic and is not available for the programmer
to change the sequence of a program with a jump instruction. But the Z and CY flags can
be used for this purpose.
P-Parity Flag
If the result after an arithmetic and logical operation has an even number of 1s, this parity flag is
set to 1 otherwise (if number of 1s is odd) the flag is reset (made0).
For example the data byte 10111101 has even parity and the data byte 10011011 has odd parity.
So P bit=0.
CY-Carry flag
After an arithmetic operation, like addition, subtraction if there exists a carry or barrow, this flag
CY is set to 1 else it is reset (made0)
Example : Let us consider the addition of two binary numbers 11011001 and 11101101 and
check the Flag register.
D7 D0
11011001
11101101
11 1 0 0 0 1 1 0
D7 D0
7
Register Organization
The 8085 microprocessor has different types of registers. It includes six , 8 – bit registers
(B, C, D. E, H and L), one 8-bit Accumulator and two 16-bit registers (SP and PC). Also there are
two 8-bit temporary registers W and Z. Among these registers W and Z are not accessible to the
user, They are used by the processor for internal, intermediate operations. The remaining
registers are accessible to the user. The organization of 8085 registers is shown in Fig. 3.4
The various registers of 8085 are classified into three types. They are
(i).Temporary registers.
(ii).General purpose registers
(iii).Special purpose registers.
8
When used as pair, for example in B-C, the higher order byte moves to the first register (B) and
the low order byte moves to the second register (C).
The H-L pair also functions as a data pointer or memory pointer
For Ex: LXI H, 8500 H.This will load immediately the address of memory location (8500H) in to
H-L pair .Now the H-L pair points to the location 8500 H.
Sign Flag: The sign flag is set to1 if the most significant bit of the result of an arithmetic or logic
operations is 1. Else it is reset (0).
Zero Flag: The Zero status flag is set to 1 if the result of an arithmetic or logic operation is Zero
For non-Zero result it is reset to 0.G
Auxiliary carry Flag: This flag is set if there is a carry from 3 rd bit to 4th bit during BCD operations
(carry from lower nibble to higher nibble). This flag is not accessible to the user.
Parity Flag: Parity is defined by the number of 1s present in a binary number stored in A register.
After any arithmetic or logical operation, if the result has an even number of 1s it is called
even parity and the Parity Flag is set to 1. Otherwise. i.e. If there is odd number of 1s in
the result, it is called Odd Parity and the Parity flag is set 0.
It is a 16-bit special purpose register, which stores the address of the next instruction to be
fetched or executed. The execution of a program is initiated by loading the PC by the address of
the first instruction of the program. Once the first instruction is executed, the PC is automatically
incremented to point to the next instruction unless a jump to some specific address occurs. This
process is repeated till the last instruction of the program.
In case of JUMP or CALL instructions, current address is stored in the Program Counter.
The processor then fetches the next instruction from the new address specified by the
JUMP or CALL instruction. In conditional JUMP and conditional CALL instructions, if the
condition is not satisfied, the processor increments the Program Counter by three so that it
points the instruction followed by the conditional JUMP or CALL instruction. Otherwise the
processor fetches the next instruction from the new address specified by JUMP or CALL
instruction.
9
10
Stack Pointer (SP):
It is a 16-bit special purpose register which always stores the address of top of the Stack.
(i.e. it always points to top of the Stack). Stack is a part of the memory location used to store the
data temporarily. A stack works on Last in First out (LIFO) basis. As the Stack pointer always
points to the top of the Stack, only top of the Stack of the memory can be accessed. When a
Write operation (PUSH) takes place, the contents of the stack pointer is decremented by two so
that the SP points to the new location. Similarly when the Read operation (POP) occurs, the
Stack pointer is incremented by two to point to the next data on top of the Stack.
The Stack Pointer is initialized by load register pair immediate instruction.
Ex: LXI SP, 8530H Here 8530H is the 16 bit address of the top of Stack location.
Instruction Register and Decoder: The instruction register and the decoder are also part of the
ALU. When an instruction is fetched from memory, it is loaded in the instruction register.
The Decoder decodes the instruction and develops the sequence of events to follow. The
instruction register is a 8 – bit special register, but it is not a programmable and is not
accessible to the user. The instruction decoder decodes the instruction at a binary level
and sends the appropriate signals to the control unit.
Increment/ Decrement Address Latch: This is a 16 bit special register not accessible to the
user. This register is used by the CPU to increment/ decrement the contents of the Stack
Pointer (SP) and increment program counter (PC) during instruction execution. During first
T - state of op code fetch machine cycle (T 1) the microprocessor increments the PC
register contents to point to the next location. This increment operation takes place on
increment/ decrement register address latch. The 16 bit address that is sent out through
AD0-AD7 and A8-A15 are latched into this register. The address bus AD 0-AD7 continues to be
available on the bus after T1 state from this latch.
Address Buffer: This is an 8-bit unidirectional buffer. It is used to drive external higher order
address bus. It is also used to tri-state the higher order address (A 8-A15) bus under certain
conditions like reset, hold, and halt and also when address lines are not in use.
Interrupt control:
11
This is an important block related to interrupts. This block is linked to the CPU through the
8-bit internal data bus. This interrupt control has five interrupt signals. They are TRAP,
RST 7.5, RST 6.5, RST 5.5 and INTR. The control block will take care of enabling and
disabling of these interrupts etc…
8085 Interrupts:
The 8085 microprocessor has five interrupts. They are TRAP, RST 7.5, RST 6.5, RST5.5 and
INTR. Among all these interrupts TRAP has the highest priority and INTR (Interrupt
Request) has the lowest priority. The TRAP is also a non maskable interrupt. The numbers
succeeding the RST (7.5, 6.5, and 5.5) are related to the call locations. The various
interrupts, their locations in the order of highest to lowest priority are given in Table 3.1.
Here RST means RESTART. Among these interrupts INTR is the only non-vector interrupt
whereas the other interrupts are vectored interrupts.
TRAP: It is a non maskable interrupt with highest priority. It means that whenever the pin is
activated, the 8085 will always get interrupted even if the 8085 is in DI (Disable Interrupt)
state. Trap input is both edge and level sensitive. So, the microprocessor is interrupted
when the input is both edge and level sensitive. So, the microprocessor is interrupted
when the input pulse goes from low to high or when it remains high .When interrupted, the
microprocessor loads the program counter with 0024H.
RST 7.5: It is an edge sensitive pin. Internal to 8085 there is a flip-flop connected to RST 7.5
interrupt pin. This flip flop is set 1, when a positive –going edge occurs on RST 7.5 input.
RST 7.5 interrupt has a higher priority than RST 6.5, RST 5.5 and INTR. This RST 7.5 is a
maskable interrupt known as MI. This interrupt is enabled under program control with two
instructions EI (Enable Interrupt) and SIM (Set Interrupt Mask)
RST 6.5and RST 5.5: These interrupts are level sensitive, it means the triggering level should
be on until the microprocessor completes the execution of the current instruction. If the
microprocessor is not able to respond to the requests immediately, they should be stored
or held by external hardware. These two interrupts are also maskable interrupts. RST 6.5
and RST 5.5 have higher priority than INTR interrupt. The condition of these interrupts can
be known using RIM (Read Interrupt Mask) instruction and the condition of the masking
interrupt can be set and reset using SIM instruction (Set Interrupt Mask).
INTR: It is only non-vectored interrupt in 8085 microprocessor. This interrupt has the lowest
priority among all the interrupts. This is also a maskable interrupt and can be disabled
using the instruction DI (Disable Interrupt). The mask on INTR can be removed by
executing EI (Enable Interrupt) instruction. When EI instruction is executed, the flip flop
associated with this is set and the mask is removed. This is a non-vectored interrupt
because when the remaining interrupts are initialized, they are automatically transferred
(vectored) to specific locations on memory page 00H without any external hardware. They
do not require the signal. The necessary hardware is already implemented inside
the 8085. But coming to INTR, interrupt, it executes interrupt acknowledge machine cycle.
During this cycle, the device that has interrupted this microprocessor will provide the
operation code. The signal works as a signal during
acknowledge machine cycle. During this time, the microprocessor loads the code into instruction
register from I/O device. Based on the code, the remaining operation is executed by the
processor
12
S.N Interrupts Call locations
13
Table 1 . Various Interrupts, Call locations in order of highest to lowest priority
S. No IO/ S1 S0 Status
1 0 1 0 Memory Write
2 0 0 1 Memory Read
3 1 1 0 I/O Write
4 1 0 1 I/O Read
5 0 1 1 Opcode fetch
6 1 1 1 Interrupt
Acknowledge
7 1/0 0 0 Halt
Table 2.
Status signals of 8085
IO/ : This is a status signal used to differentiate between I/O and memory operations.
When this signal is high, it indicates an I/O operation, when it is low it denotes a memory
operation. This signal is combined with Read ( ) and Write to generate necessary
I/O and memory control signals.
S1 and S0: These signals are also status signals like IO/ , used to identify various operations.
The complete operation of the microprocessor can be understood by these three signals.
The various operations and the associated status signals are shown in Table 3.2 .
14
ALE (Address Latch Enable): This is a positive going pulse generated every time the 8085
begins an operation, It indicates that the bits on AD 7 - AD0 are address bits. This signal is
used primarily to latch the low-order address from the multiplexed bus and generate a set
of eight address lines A7 – A0.
Intel 8085 has 16-bit unidirectional address bus which carries the address of memories
and peripheral devices. A bus is nothing but a group of electrical lines used to transmit the
information as electrical signals. So, this 16-bit parallel address bus carries address from
microprocessor to memories/peripherals. Hence it is Uni-directional(because the converse is not
possible). The width of the parallel bus determines how much memory that a microprocessor can
address.The 8085 microprocessor with 16-bit address bus can address a maximum of 2 16=
65536=64 KB of memory locations. The size of the address bus is independent of the size of the
microprocessor.
In INTEL 8085 microprocessor, the 8 most significant bits of the address are transmitted
by the high order address bus A8-A15. But the 8 least significant bits of the addresses are
transmitted by Address/Data bus or A/D bus. i.e. the lower order address lines are
multiplexed with the data bus. So, the A/D bus operates in a time shared mode. i.e. the
data and address are sent on the same lines but at different instants of time. A 0-A7 will
always have the address during the first T state (T1) of the machine cycle. To demultiplexe
the A/D bus the pin ALE is used. When ALE=1 (high) the A/D bus acts as a lower order
address bus else it acts as Data bus.
The Data bus is a bidirectional bus which is used to send data to and from the microprocessor.
This is also a parallel bus. The size of the data bus determines the size of the
microprocessor. The 8085 microprocessor has 8-bit data bus and hence it is called an 8-
bit microprocessor. This refers to the width of the data bus but not the address bus.
Similarly8086 is a 16-bit microprocessor and its data bus width is 16 bits
INTEL 8085 has Address/ Data bus namely AD 7-AD0. i.e. at some instances it acts as a
8- bit address bus and at other instances it works as a 8-bit data bus. INTEL used this
time multiplexing technique to save the pins. Generally the size of the internal general
purpose registers matches the size of the data bus. Thus, the INTEL’s 8-bit general
purpose registers matches with its 8-bit data bus. The size of the data bus matches the
size of the internal registers, so that all the bits on the bus can at one time come into or
go out of any of the registers.
The control bus of 8085 is a uni-directional bus because the microprocessor alone sends
control signals to memories or peripheral devices. The size of the control bus depends
upon the specific microprocessor. Typical control signals are Read or Write signals. It
means whether the microprocessor operation is a read or writes and whether it is memory
or I/O operation. In addition to this it includes state signals, and address latch enables. A
microprocessor may also have certain additional control signals and such as interrupt
signals, acknowledgement signals and hold signals. But they are not considered as part of
control bus even through they take part in control of microprocessor based systems.
The above three buses that interface the CPU to the system components are combinedly
known as the System bus.
Pin configuration
The pin diagram of 8085 microprocessor is shown in Fig 5. From the figure it is clear that it is
40 pin DIP chip. The various pins of 8085 microprocessor can be grouped in the following
categories
15
Power Supply and Clock pins
Data bus and Address bus
Control and Status signals
Interrupt signals
DMA signals
Serial I/O signals
X1 and X2: A Crystal (or RC, LC Network) is connected at these two pins. The internal
clock generator divides oscillator frequency by 2, therefore to operate a system at 3MHZ,
the crystal of the tuned circuit should have a frequency of 6MHZ.
CLK (OUT): This signal is used as a system clock for other devices. Its frequency is half
the oscillator frequency
(Read): This is an active low read control pin. This signal indicates that the selected I/O or
memory device is to be read and data are available on data bus.
(Write): This is an active low write control pin. It indicates that the data on the data on
the data bus are to be are to be written into a selected memory or I/O location
IO/ : This is a status signal used to differentiate between IO and memory operations. When
it is high, it indicates an I/O operation and when it is low, it indicates a memory operation.
This signal is combined with and signals to generate I/O and memory control signals.
S1 and S0: These are status signals and they indicate the type of machine cycle in progress
during execution of an instruction.
16
READY (Input): Through this pin, the microprocessor will know whether peripheral device is
ready or not for data transfer. If the device is not ready the processor waits. So, this pin helps
to synchronize slow devices to the microprocessor.
Interrupt signals:
TRAP, RST 7.5, RST 6.5, RST5.5 and INTR: These are the interrupt signals which are externally
initiated.
INTR (Interrupt Request): This is used as a general purpose interrupt. It has a lowest
priority and it is the only non-vectored interrupt.
RST 7.5: It is a restart interrupt pin. It has higher priority than RST 6.5, RST5.5 and INTR.
It is a maskable vectored interrupt.
RST 6.5 and RST5.5: These two are maskable vectored interrupt with higher priority than
INTR.
(Output): It is an active low interrupt acknowledge pin. This will acknowledge the
receival of interrupt request to the peripheral device.
DMA Signals:
17
Hold: This pin is used during the Direct Memory Access. A high on this pin indicates that,
a peripheral like DMA controller is requesting the use of address and data buses.
HLDA (Output): A high on this p in acknowledges the hold request from peripheral.
RESET IN: It is an active low signal. When the signal on this pin goes low, the system is in
reset i.e. the program counter is set to zero, the address & data buses are tristated.
18
SID: Serial input Data is a pin through which serial data are brought into the micro
processor accumulator after the RIM instruction is executed.
SOD: Serial output Data pin is used by the microprocessor to output data serially to the
external devices. Serial data is sent out of the microprocessor by executing SIM
instruction. The most significant bit of accumulator should have the serial bit and D 6 bit of
the accumulator must be made high to enable the serial data transfer.
Timing Diagram :
The graphical representation of the time taken for the execution of each instruction by a
microprocessor is known as timing diagram. The execution time is denoted by T-states. One T-
state is equal to the time period of the internal clock signal of the microprocessor
For Ex: If the internal clock frequency of 8085 microprocessor is 3 MHZ, One T-state is equal to
The first operation in every instruction is the opcode fetch. The opcode fetch cycle is
called the M1 machine cycle and is usually for four T-states or clock cycles (certain instructions
may also have 6T states in their opcode fetch machine cycle). During T 1-T3 states the address is
placed on the address bus and the opcode is returned on the data bus. The T 4-state is used to
decode and execute the opcode. The next machine cycles (M 2, M3------) that follow depend upon
what the instruction actually is.
The timing diagram for execution of MVI A, 25 machine cycle is shown in Fig 6 as shown in the
timing diagram, in T1 state, the 8085 places the contents of the program counter o n the
address bus. The high order byte of the P.C (80) is placed on the A 8-A15 lines. The low-
order byte of the P.C(00) is placed on the AD 0-AD7 line which stays only on only during T 1.
So, the microprocessor activates the ALE (Address Latch Enable) pin which is used to
latch the low-order byte of the address in external latch before it vanishes. During T 1 state,
8085 also sends status signals IO/ , S1 and S0. The IO/ signal specifies whether the
operation is read or write. In opcode fetch machine cycle status signals are IO/ =0, S1 =1
and S0=0
19
In T2 state, the lower order address disappears from AD 0-AD7 lines and 8085 sends signal
low to enable the addressed memory location. The memory device then places the
contents of the addressed memory location on the data bus (AD 0-AD7)
During T3 state, the microprocessor loads the data from the data bus in its instruction register
and raises to high which disables the memory device
In T4 state, the microprocessor decodes the opcode and based on the instruction it decides
whether to T0 state T5 or to enter state T1of the next machine cycle (M2). All the one byte
instructions which operate on 8-bit data like MOV A, B, ADDB, DCRC, RAL etc…..are
executed T4 state. One byte instructions which operate on 16-bit data are executed in T 5
and T6 states.
For example: INXH, SPHL, 5DCXH etc.
Memory read machine cycle is a machine cycle during which memory is read. For
example, the instruction LDA 8900H which is a 3-byte instruction has three memory read cycles
immediately after the opcode fetch cycle. The first two cycles are to get the memory address, in
two 8-bit groups (the low-order part of the address and then the high-order address). The third
read cycle is needed to read the data located at the address previously retrieved. This data is
then loaded into accumulator.
20
The timing diagram for memory read cycle [For Ex: LDA 2020H] is shown in Fig 7. As shown in
the memory read timing diagram, after the opcode fetch cycle, the first two read cycles
have the address going out over the address bus first for the low-order of the address
(2001H) and then for the high-order of the address(2002H). In the third read cycle, the
address of the instruction just read from memory (2020H) is sent back over the address
bus in T1 and then data from that memory location is returned over the data bus in T 2-T3.
IO/ goes low at the beginning of the opcode fetch cycle and remains low during the next
three cycles. , on the other hand goes low each time data on the data bus is to be read
into the microprocessor.
This memory write cycle is used when the microprocessor needs to send data out from
accumulator or specific register and then write into the memory. As an example let us consider
the instruction MOV M, A (50H). This instruction requires two machine cycles-an opcode fetch
machine cycle followed by one write cycle. Because, after fetching the opcode, the instruction
has to write the data in the accumulator out to memory at the address location in the H-L register.
This operation requires 7-T states for opcode fetch and three –T states for the memory write.
21
Figure 8 .Timing diagram for Memory Write machine cycle
The timing diagram of the instruction MOV A, M is shown in Fig .8. The opcode fetch cycle shows
the address [2000H] going out over the address bus and the opcode for the MOV M,A
(50H) returning over the data bus. During the write cycle (M 2), the address that was stored
in the H-L pair goes out from the microprocessor during T 1 and data to be written from the
accumulator goes out during T 2-T3. The remaining signals like ALE, IO/ , and
have their usual meaning as shown in the timing diagram.
This I/O read cycle occurs when the microprocessor executes IN instruction and during
the I/O read cycle, data is read in from an I/O device. In the case of IN PORT, there are three
machine cycles. The opcode fetch cycle, a memory read cycle and an I/O read cycle. The three
machine cycles combinedly taken 10-states.
The Fig 9. shows the timing diagram of the instruction IN 80H, Here 80H is the port address of
the device being read.
The opcode fetch cycle shows the address of the instruction (2000H) going out over the address
bus and the opcode (DBH) for the IN instruction returning on the data bus. The memory
read cycle (M2) displays the address of the second byte of the instruction (8001H) going
out over the address bus and the port address (80H) returning on the data bus. During the
I/O read cycle, the port address of the device being read is sent over the address bus and
the lower 8-bits carry the same 8-bit port address and the data from the input device is
returned on the data bus during T2-T3.
22
Figure 9. Timing diagram for I/O Read machine cycle
During this I/O write cycle DATA is written into I/O device specified by the port address
from the accumulator. The out port instruction has three machine cycles. The first one is opcode
fetch cycle, second one is memory read to get the port address and the third cycle is an I/O write
cycle. The OUT command writes the data stored in the accumulator over the data bus to the
device whose port address was sent out over the address bus. The three machine cycle that
forms the outport command has a total of ten T-states. The Fig 10 Shows the timing diagram for
OUT 04H instruction. 04H is the address of the output device
The opcode fetch cycle sends the address of the instruction (2000H) over the address bus while
the opcode (D3H) for the OUT instruction is returns on the data bus. The second machine
cycle shows the address of the second byte of the instruction (2001H) going out over the
address bus with the port address (84H) returning over the data bus.
From the timing diagram it is clear that, In the third machine cycle the port address (84H) is sent
out over both the upper and lower parts of the address bus, similar to I/O read cycle
whenever the microprocessor addresses an I/O device, the port address of the device
being read is sent out over both the lower and higher order parts of the address bus.
It is also to be noted that the data in the accumulator is being written to the output device and
goes out over the data bus during T 2 -T3 states after the port address has been sent over
the two parts of the address bus during T 1 of the I/O write cycle
23
Figure 10 Timing diagram for I/O Write machine cycle
Interrupt Acknowledge
This Interrupt acknowledge machine cycle is a special machine cycle that is used in place
of opcode fetch cycle in the RST (restart) instruction. It is same as an opcode fetch except
that it 0sends out an signal instead of an signal and the status lines IO/ , S0 and
S1 are 111 instead 011. Another difference is, the interrupt acknowledge is six-T states
whereas opcode fetch is only four T-states
Instruction cycle
An instruction is a command given to the microprocessor to perform a specific operation
on the given data. Sequence of instructions written for a processor to perform a particular task is
called a program. Program & data are stored in the memory. The microprocessor fetches one
instruction from the memory at a time & executes it. It executes all the instructions of the program
one by one to produce the final result. The necessary steps that a microprocessor carries out to
fetch an instruction & necessary data from the memory & to execute it constitute an instruction
cycle.
In other words, an instruction cycle is defined as the time required completing the execution of an
instruction.
An instruction cycle consists of a fetch cycle and an execute cycle. The time required to fetch an
op-code (fetch cycle) is a fixed slot of time while the time required to execute an
instruction (execute cycle) is variable which depends on the type of instruction to be
executed.
24
Instruction cycle(IC) = Fetch cycle(FC) + Execute cycle(EC)
Machine cycle:
Machine cycle is defined as the time required for completing the operation of accessing
either memory or I/O device. In the 8085, the machine cycle may consist of three to six T states.
The T-state is defined as one sub-division of the operation performed in one clock period. These
sub-divisions are internal states synchronized with the system clock. In every machine cycle the
first operation is op-code fetch and the remaining will be read or write from memory or IO
devices.
Fetch operation:
The first byte of an instruction is its op-code. An instruction may be more than one byte
long. The other bytes are data or operand address. The program counter (PC) keeps the
memory address of the next instruction to be executed. In the beginning of a fetch cycle the
content of the program counter, which is the address of the memory location where op-code is
available, is sent to the memory. The memory places the op-code on the data bus so as to
transfer it to the microprocessor. The entire operation of fetching an op-code takes three clock
cycles.
Execute operation:
The op-code fetched from the memory goes to the instruction register (IR). From the
instruction register it goes to the decoder circuitry which decodes the instruction. After the
instruction is decoded, execution begins. If the operand is in general purpose registers execution
is immediately performed.
The time taken for decoding and execution is one clock cycle. If an instruction contains data or
operand and address which are still in the memory, the microprocessor has to perform
some read operations to get the desired data. After receiving the data it performs execute
operation. A read cycle is similar to a fetch cycle. In case of a read cycle the quantity
received from the memory are data or operand address instead of an op-code. In some
instructions write operation is performed. In write cycle data are sent from the
microprocessor to the memory or an output device. Thus we see that in some cases an
execute cycle may involve one or more read or write cycles or both.
25
Instruction and data formats:
The format of a typical instruction is composed of two parts: an operation code or op-code
and an operand. Every instruction needs an op-code to specify what the operation of the
instruction is and then an operand that gives the appropriate data needed for that particular
operation code.
According to the word or byte size the 8085 instructions are classified into three types.
They are
(a) One byte (single) instructions.
(b)Two byte instructions.
(c) Three byte instructions.
One–byte instructions: An instruction with only opcode and do not require any dat or address is
called a one byte instruction.
Two–byte instructions: At wo byte instruction is one which contains an 8-bit op-code and 8-bit
operand (Data).
Three–byte instructions: A three byte instruction contains an opcode plus a 16 – bit address.
DATA FORMATS: The 8085 is an 8-bit microprocessor which process only binary numbers. But
it is very difficult to understand these binary numbers by a common user. So, we have to
code these binary numbers into different data formats. The commonly known data formats
are ASCII, BCD, signed integers and unsigned integers. The ASCII code is a 7-bit alpha-
numeric code that represents decimal numbers, English alphabets and certain special
characters. The ASCII stands for ”American Standard code for Information Interchange”
The term BCD stands for binary coded decimal, used for decimal numbers from 0-9.An 8-
bit register can store two BCD numbers. A signed integer is either a positive or a negative
number. In 8085 microprocessor the most significant bit D7 is used for the sign. Here 0
denotes
positive sign and 1 denotes the negative sign. An integer without a sign can be represented by all
the 8-bits in a microprocessor register. So, the largest number that can be processed at
one time
is FFH. The numbers larger than 8-bits like 16, 24, 32 bits can be processed by dividing them in
groups of 8-bits.
CLASSIFICATION OF INSTRUCTIONS
26
An instruction is a binary pattern designed inside a microprocessor to perform a specific
function. The entire group of instructions, called the instruction set, determines what functions the
microprocessor can perform. The 8085 microprocessor instruction set has 74 operation codes
that result in 246 instructions. This instruction set includes all the 8080A instructions plus two
additional instructions namely SIM and RIM.
The instruction set of 8085 microprocessor is classified into five groups. They are:
1. Data transfer (copy) group.
2. Arithmetic group
3. Logic group
4. Branch control group
5. Machine control and I/O group.
Arithmetic Instructions
The arithmetic operations like addition, subtraction, increment and decrement are
performed by the 8085 microprocessor using the following arithmetic instructions.
ADD, ADI (Add Immediate), SUB (Subtract), SUI (Subtract Immediate), INR (Increment), DCR
(Decrement) etc…
The arithmetic operations Add and subtract are performed in relation to the
contents of the accumulator. But, the increment or the decrement operations can be
performed in any register.
Arithmetic instructions modify all the flags according to the data conditions of the result. The INR
and DCR instructions affect all flags except the carry flag.
27
Since the microprocessor is a programmable logic chip, it can be perform all the logic
functions of the hard-wired logic through its instruction set. The 8085 processor can perform the
logic instructions like, AND, OR, NOT (Complement) and X-OR (Exclusive OR) etc… The
mnemonics of these instructions are given below.
All the logic operations are performed in relation to the contents of the accumulator. The CMA
instruction does not affect any flags. The executions of the logical instruction do not affect
the contents of the operand register.
Branch Instructions
These instructions are very important because they allow the microprocessor to change
the sequence of a program either conditionally or unconditionally. The conditional branch
instructions transfer the program to the specified label when certain condition is satisfied. The
unconditional branch instructions transfer the program to the specified location unconditionally.
We know that the microprocessor is a sequential machine. So, it executes machine codes from
one memory location to the next. Branch instructions instruct the microprocessor to go to
a different memory location and the processor continues executing machine codes from
the new location. The address of the new locations either specified explicitly or provided
by the microprocessor or some times by additional hardware. The Branch instructions are
classified into three categories. They are
Unconditional Jump:
Conditional Jump:
28
This instruction allows the microprocessor to make decision depending on certain
conditions indicated by flags. The 8085 processor Jump instruction is associated with four flags.
Namely Carry flag (CY), Zero flag (Z), Sign flag (S) and Parity flag (P). The following instructions
shown in Table 3.3 transfer the program sequence to the memory location specified under the
given conditions.
S. No Instruction Description
To understand the instructions, let us consider the instruction JC (16 bit address). The meaning
of this instruction is, the microprocessor is instructed to jump the specified 16 bit memory
location if there exists a carry after the arithmetic operation else it will execute the next
instruction in the sequence.
30
Machine control and I/O Instructions
EI (Enable Interrupt): This is a one byte instruction used to enable the interrupt. This instruction
is used to enable the interrupts when the microprocessor is reset or the interrupt enable
flag is reset after interrupt acknowledge. This instruction takes one machine cycle with
four states. The op-code is FBH.
DI (Disable Interrupt): This is a one byte instruction which resets the interrupt enable flag to
disable all the interrupts except TRAP. It takes one machine cycle with four states. The op-
code is F3H.
NOP (No Operation): when this instruction is executed, the microprocessor performs nothing.
Microprocessor spends four states doing nothing. It is a one byte instruction whose op-
code is 00H.This instruction is normally used to generate very small time delays of the
order of few micro seconds. This NOP instruction is also very useful when we are required
to insert a few instructions in the main program additionally .
SIM (Set Interrupt Mask): This instruction masks the interrupt as desired. This is a dual purpose
instruction. The first purpose is to set or reset the mask of the maskable interrupt. The
second purpose is to send the data out through the SOD pin at pin number 4 of the
microprocessor.
RIM (Read Interrupt Mask): This instruction copies the status of the interrupts into the
accumulator. It is also used to read the serial data through the SID pin
HLT (Halt): After execution of this instruction the microprocessor goes into the halt state. The
processor can be restarted by a valid interrupt or by applying a RESET signal. The
microprocessor takes 5T states to implement the halt instruction.
I/O instructions:
There are two important instructions to input the data into the microprocessor’s accumulator
through the input port and output the data from the accumulator to the output port. They
are
IN (port address)
OUT (port address)
This port address is an 8-bit address. In both these instructions the default register is
Accumulator.
Ex: (i) IN 01H. This instruction will copy the contents into the Accumulator through the port
whose address is 01H. It takes three machine cycles and takes 10 states. The op-code is
DBH.
31
(ii)OUT 02H. This instruction sends the contents of Accumulator to the outport whose
address is 02H. It is a two byte instruction which requires 10 states. The op-code for this
instruction is D3H.
32
33
ARITHMATIC INSTRUCTIONS
34
35
36
37
38
39
40
41
42
43
SOD – Serial output Data .Bit D7 of accumulator is latched in to the SOD output line made
available to serial peripheral if bit D6 =1 .
SOE – Serial output enable.If this bit =1 ,it enables the serial output.
XXX – Don’t care condition
R7.5 – Reset RST7.5.If this bit = 1 ,RST7.5 flip-flop is reset .This is an additional control to reset
RST7.5
MSE – Mask set Enable.If this bit is high ,it enables the function of bits D 2,D1 and D0.This is a
master control over all the interrupt masking bits.
M7.5 – D2=0 ,RST 7.5 is enabled
D2=1 RST7.5 is masked or disabled
M6.5 – D1=0 RST6.5 is enabled
D1=1 RST 6.5 masked or disabled.
M5.5 – D0=0 RST5.5 is enabled
D0=1 RST 5.5 is disabled or masked.
ADDRESSING MODES
(i). Immediate Addressing mode: The mode of addressing in which the operand is a part of the
instruction itself is known as Immediate Addressing mode. If the immediate data is 8-bit,
the instruction will be of two bytes. If the immediate data is 16 bit, the instruction is of 3
bytes.
Ex: (1). ADI DATA ; Add immediate the data to the contents of the accumulator.
(2).LXIH 8500H : Load immediate the H-L pair with the operand 8500H
(3). MVI A,08H ; Move immediately, the data 08 H to the accumulator
(4). SUI 05H ; Subtract immediately the data 05H from the accumulator
(ii) Direct Addressing mode: The mode of addressing in which the 16-bit address of the
operand is directly available in the instruction itself is called Direct Addressing mode. i.e.,
the address of the operand (data) is available in the instruction itself. This is a 3-byte
instruction.
Ex: (1). LDA 9525H ; Load the contents of memory location into Accumulator.
(2). STA 8000H ; Store the contents of the Accumulator in the location 8000H
(3). IN 01H ; Read the data from port whose address is 01H.
(iii). Register addressing modes: The mode, in which the operand is in one of the general
purpose registers, is known as the register addressing mode.
Ex: (1). MOV A, B; Move the contents of register B to register A.
(2). SUB D; Subtract the contents of D register from Accumulator.
(3). ADD B, Add the contents of register B to the contents of register A.
44
(iv). Register indirect addressing modes: The 16-bit address location of the operand stored in
a register pair (H-L) is given in the instruction. The address of the operand is given in an
indirect way with the help of a register pair. Hence it is called Register indirect addressing
mode
Ex: (1). LXIH 9570H ; Load immediate the H-L pair with the address of the location 9570H
MOV A, M ; Move the contents of the memory location pointed by the H-L pair to
accumulator
(v). Implicit Addressing mode: The mode of instruction which do not specify the operand in the
instruction but it is implicated, is known as implicit addressing mode. i.e., the operand is
automatically considered to be in the Accumulator.
Ex: (1).CMA; complement the contents of Accumulator
(2).CMC; Complement carry
(3). RLC; Rotate Accumulator left by one bit
(4). RRC; Rotate Accumulator right by one bit
(5). STC; Set carry.
Programming
45
Progrmming
Arrows
Rectangle
Rectangle represents a process or an operation.
Diamond
Oval
46
Simple programs
Explanation: This assembly language program adds two 8-bit numbers stored in two registers. locations.
The sum of the two numbers is 8-bits only. The necessary algorithm and flow charts are given
below.
Even though this is a simple program, it is necessary to divide the problem into small steps to examine the process
of writing programs.
1 START
2
Load numbers
Add Numbers
3
4 Store Numbers
5 END
47
Assembly language program
To write an assembly language program, we need to translate the blocks shown in flow chart into ‘8085’
operations and then into mnemonics. By examine the blocks, we can classify them into three type of
operations. blocks 2 and 4 are copy instructions. Block 3 is an arithmetic operation. Block 5 is a
machine control operation. The translation of each block into mnemonics with comment is shown
below.
Let we have to add 52H and 48H
Block 2 MVI A, 52 Load register A with first operand (first number to be added) ie 32
MVI B, 48 Load register B with second operand (second no: to be added) ie 48
Block 3 ADD B Add content of Register B with content of Register A
Block 4 STA MAD Store the content of ‘A’ in Memory Address (MAD)
Block 5 HALT Stop operations or END.
Assembly language to Hex code (Immediate addressing)
To convert the mnemonics into Hex code, we need to look up the codes in the 8085 instruction set ,
and can write suitably. This is called either manual or hand assembly. This program has 5various
instructions and consists of 9 bytes. Therefore it require 9 memory locations to store the program.
(And one MAD for store result) .
Instruction Hex Code
MVI A,Data 1 3E,Data 1 (52)
48
MVI B,Data 2 06,Data 2 (48)
ADD B 80
STA ‘MAD’ 32,Low Order Address,High Order Address; (‘MAD’ IN REVERSE ORDER)
o
f
I
n
s
t
r
u
c
t
i
o
n
8000 3E Start MVI A,52 Move immediately Data-1 to Reg. A
01 Data-1
8002 06 MVI B,48 Move immediately Data-2 to Reg. B
03 Data-2
8004 80 ADD B Add content of “B” with content of “A”
8005 32 STA 8050 Store content of “A” in the address
06 50 specified in byte 3&byte 2 of instruction.
07 80
8008 76 Stop HLT Stop the operations.
HALT 76
PROGRAM
Addition Programs
Example 1: Addition of two 8-bit numbers whose sum is 8-bits. (Register indirect addressing)
Explanation: This assembly language program adds two 8-bit numbers stored in two memory
locations .The sum of the two numbers is 8-bits only.The necessary algorithm and flow
charts are given below.
ALGORITHM:
Step1. : Initialize H-L pair with memory address XX00 (say: 9000).
Step2. : Clear accumulator.
Step3. : Add contents of memory location M to accumulator.
Step4. : Increment memory pointer (i.e. XX01).
Step5. : Add the contents of memory indicated by memory pointer to accumulator.
49
Step6. : Store the contents of accumulator in 9002.
Step7. : Halt
PROGRAM:
50
Ex: Input: Ex: (i) 9000 – 29 H Ex :(ii) 9000 –49 H
9001 – 16 H 9001 –32 H
Flow Chart
Start
Clear Accumulator
(00) A
Add contents of M to
Accumulator
Stop
Fig 3.18
Explanation: The first 8-bit number is stored in one memory location (say 8500) and the second
8-bit number is stored in the next location (8501).Add these two numbers and check for
carry. Store the LSB of the sum in one memory location (8502) and the MSB (carry) in the
other location(8503).
ALGORITHM:
51
Step6. : Check for Carry
Step 7 : Store the sum in 8502.
Step8 : Store the Carry in 8503 location
Step 9 : Halt
Start
Flow Chart
Clear Accumulator
(00) A
Add contents of M
to Accumulator
# Increment memory
pointer(XX01) &
# Add contents of M to A
Is Yes
Carry
exists
? Store carry in the
No
XX03 location
Stop
Fig 3.19
52
PROGRAM:
53
Ex: Input: Ex : 8500 – 97 H RESULT: 8502 – 32 H
8501 – 98H 8503 -- 01 H
Explanation: Decimal addition of two 8-bit numbers is same as that of two 8-bit numbers
program. Except that the use of DAA instruction. The first 8-bit number is stored in one
memory location (say 8500) and the second 8-bit number is stored in the next
location(8501).Add these two numbers and use the DAA instruction to get the result in
decimal. Also check for carry. Store the LSB of the sum in one memory location(8502) and
the MSB (carry) in the other location(8503).
ALGORITHM:
Step1. : Initialize H-L pair with memory address XXXX (say: 8500).
Step2. : Clear Carry register C.
Step3. : Move contents of memory location M to accumulator.
Step4. : Increment memory pointer (i.e. 8501).
Step5. : Add the contents of memory indicated by memory pointer to accumulator.
Step6. : Apply the instruction DAA(Decimal adjust after addition)
Step7: Check for Carry
Step8: Store the sum in XX02.
Step9: Store the Carry in XX03 location
Step10: Halt
Flow Chart
Start
Add contents of M to
Accumulator
# Increment memory
pointer(XX01) &
# Add contents of M to A
54
Store the sum in the
location XX02
Is Yes
Carry
No
Exists?
Stores carry in the
XX03 location
Store Zero in the
XX03 location
Stop
Fig .20
PROGRAM
55
Ex: Input: Ex : 8500 – 67 D RESULT: 8502 – 52 D
8501 – 85 D 8503 – 01 (Carry)
Explanation: First 16-bit number is stored in two consecutive locations (Ex 8500 &8501)
because in each location we can store only one 8-bit number. Store the second 16-bit
number in the next two consecutive locations (For Ex: 8502 &8503).Add the LSB of the
first number to the LSB of the second number and the MSB of the first number to the MSB
of the second number using the DAD instruction. Store the sum in the next two locations
and the carry (if any) in the third location
ALGORITHM:
Step1: First 16 bit number is in locations 8500 & 8501 respectively
Step2: Second 16-bit number is in locations 8502 & 8503
Step3: Add the two 16-bit numbers using DAD Instruction.
Step4: Sum is stored in locations 8504 & 8505.
Step5: Carry (if any) is stored in the location 8506.
Step6: Halt
Flow Chart
Start
Exchange this
number in to D-E
pair
56
Store the LSBs of the sum in
8504 & 8505 locations
Is Yes
Carry
Stop
Fig 21
PROGRAM:
57
Ex: INPUT: 8500- 12 H LSB of the Ist Number RESULT : 8504 - 25H LSB of the Sum
8501- 13 H MSB of the Ist Number 8505 – 25H MSB of the Sum
8502 -13 H LSB of the IInd Number 8506 -- 00 Carry .
8503 -12H MSB of the IInd number
Subtraction Programs:
Explanation: It’s a simple program similar to addition of two 8- bit numbers, except that we use the
instruction SUB instead of ADD. The first 8-bit number is stored in XX00 memory location and the
second 8-bit number is stored in the XX01 location .Use the SUB instruction and store the result in
the XX02 location.
ALGORITHM:
Step1. : Initialise H-L pair with the address of minuend.
Step2. : Move the minuend into accumulator
Step3. : Increment H-L pair
Step4. : Subtract the subtrahend in memory location M from the minuend.
Step5. : Store the result in XX02.
Step6. : Stop the execution
Flow Chart
Start
Increment memory
pointer(XX01)
Stop
58
Figure 22
PROGRAM:
59
INPUT: Ex : 8500- 59H Result: 8502 – 29H
8501- 30H
Explanation: In this program we can’t use the DAA instruction after SUB or SBB instruction because it is
decimal adjust after addition only. So, for decimal subtraction the number which is to be subtracted
is converted to 10’s complement and then DAA is applied.
ALGORITHM:
Step1. : Initialise H-L pair with the address of second number (XX01).
Step2. : Find its ten’s complement
Step3. : Decrement the H-L pair for the first number (XX00)
Step4. : Add the first number to the 10’s complement of second number.
Step5. : Store the result in XX02.
Step6. : Stop the execution
Flow Chart
Start
Stop
Figure 23
60
PROGRAM:
61
Ex: Input: 8500 -76 D Result: 8502 - 41 D
8501- 35 D
Explanation: It is very similar to the addition of two 16-bit numers.Here we use SUB &SBB
instructions to get the result .The first 16-bit number is stored in two consecutive locations
and the second 16-bit number is stored in the next two consecutive locations.The lsbs are
subtracted using SUB instruction and the MSBs aare subtracted using SBB
instruction.The result is stored in different locations.
ALGORITHM:
Step1. : Store the first number in the locations 8500 & 8501.
Step2. : Store the second number in the locations 8502 &8503.
Step4. : Subtract the second number from the first number with borrow.
Step5. : Store the result in locations 8504 & 8505.
Step6. : Store the borrow in location 8506
Step 7: Stop the execution
Flow Chart
Start
Exchange this
number in to D-E
pair
Stop
Fig 24
PROGRAM:
Ex: INPUT : 8500- FF H LSB of the Ist Number RESULT: 8504 - 11H LSB
8501 - FF H MSB of the Ist Number 8505 – 11 H MSB
8502 -EE H LSB of the IInd Number
8503 –EE H MSB of the IInd number
Multiplication Programs
63
Example 7: Multiplication of two 8-bit numbers. Product is 16-bits.
Explanation: The multiplication of two binary numbers is done by successive addition. When
multiplicand is multiplied by 1 the product is equal to the multiplicand, but when it is
multiplied by zero, the product is zero. So, each bit of the multiplier is taken one by one
and checked whether it is 1 or 0 .If the bit of the multiplier is 1 the multiplicand is added to
the product and the product is shifted to left by one bit. If the bit of the multiplier is 0 , the
product is simply shifted left by one bit. This process is done for all the 8-bits of the
multiplier.
ALGORITHM:
Step 1 : Initialise H-L pair with the address of multiplicand.(say 8500)
Step 2 : Exchange the H-L pair by D-E pair. so that multiplicand is in D-E pair.
Step 3 : Load the multiplier in Accumulator.
Step 4 : Shift the multiplier left by one bit.
Step 5 : If there is carry add multiplicand to product.
Step 6 : Decrement the count.
Step 7 : If count 0; Go to step 4
Step 8 : Store the product i.e. result in memory location.
Step 9 : Stop the execution
Flow Chart
Start
Is carry
exists
from
multiplier
No ?
Yes
Product = Product + Multiplicand
Count = count -1
64
No Is
count
=0?
Yes
Store result
Stop
Figure 25
PROGRAM:
65
ADDRESS HEX LABE MNEMONIC COMMENTS
OPCOD OPERAND
E
8000 2A,0 LHLD H, 8500 Load the multiplicand in to H-L pair
INPUT :
Address Data
8500 8AH – LSB of Multiplicand
8501 00 H – MSB of Multiplicand
8502 52 H - Multiplier
66
Division Programs
Explanation: The division of a 16/8-bit number by a 8-bit number follows the successive
subtraction method. The divisor is subtracted from the MSBs of the dividend .If a borrow
occurs, the bit of the quotient is set to 1 else 0.For correct subtraction process the
dividend is shifted left by one bit before each subtraction. The dividend and quotient are in
a pair of register H-L.The vacancy arised due to shifting is occupied by the quotient .In the
present example the dividend is a 16-bit number and the divisor is a 8-bit number. The
dividend is in locations 8500 &8501.Similarly the divisor is in the location 8502.The
quotient is stored at 8503 and the remainder is stored at 8504 locations.
ALGORTHM:
STEP1. : Initialise H-L pair with address of dividend.
STEP2. : Get the divisor from 8502 to register A & then to Reg.B
STEP3. : Make count C=08
STEP4. : Shift dividend and divisor left by one bit
STEP 5: Subtract divisor from dividend.
STEP6. : If carry = 1 : goto step 8 else step7.
STEP7. : Increment quotient register.
STEP8. : Decrement count in C
STEP9. : If count not equal to zero go to step 4
STEP10: Store the quotient in 8503
STEP11: Store the remainder in 8504
STEP12: Stop execution.
67
Flowchart
START
Is MSBs
of
No Dividend
> Divisor
? Yes
Quotient = Quotient +1
8 MSBs of dividend =
8 MSBs of dividend -divisor
Count = Count-1
Fig.26
68
PROGRAM:
ADD HEX – LABEL MNEMONIC COMMENTS
C OPCOD OPERAN
O E D
D
E
8000 21 LHLD H, 8500 Initialize the H-L pair for
8001 00 dividend
8002 85
8003 3A LDA 8502 H Load the divisor from location
8004 02 8502 to accumulator
8005 85
8006 47 MOV B,A Move Divisor to Reg.B from
A
8007 0E MVI C,08 Count =08
8008 08
8009 29 BACK DAD H Shift dividend and quotient
left by one bit
800A 7C MOV A,H MSB of dividend in to
accumulator
800B 90 SUB B Subtract divisor from MSB
bits of divisor
800C DA JC FWD Is MSB part of dividend >
800D 11 divisor ? No,goto label
800E 80 FWD
800F 67 MOV H,A MSB of the dividend in
Reg.H
8010 2C INR L Increment quotient
8011 0D FWD DCR C Decrement count
8012 C2 JNZ BACK If count is not zero jump
8013 09 to8009 location
8014 80
8015 22 SHLD 8503H Store quotient in 8503 and
8016 03 remainder in 8504
8017 85 locations
8018 76 HLT Stop execution
69
Largest & Smallest numbers in an Array
Explanation: To find the largest number in a data array of N numbers (say)first the count is
placed in memory location (8500H) and the data are stored in consecutive locations.
(8501….onwards).The first number is copied to Accumulator and it is compared with the
second number in the memory location. The larger of the two is stored in Accumulator.
Now the third number in the memory location is again compared with the accumulator.
And the largest number is kept in the accumulator. Using the count, this process is
completed , until all the numbers are compared .Finally the accumulator stores the
smallest number and this number is stored in the memory location.85XX.
ALGORTHM:
Step1: Store the count in the Memory location pointed by H-L register.
Step2: Move the I st number of the data array in to accumulator
Step3: Compare this with the second number in Memory location.
Step4: The larger in the two is placed in Accumulator
Step5: The number in Accumulator is compared with the next number in memory .
Step 6: The larger number is stored in Accumulator.
Step 7; The process is repeated until the count is zero.
Step 8: Final result is stored in memory location.
Step 9: Stop the execution
70
Flow Chart
START
Is
Yes Number in
Accumulator>
Next
number ?
No
Decrement Count
No
Is count =
0
?
Yes
STOP
Fig 27
71
PROGRAM
72
Ex : Input : 8500- N(Say N=7 ) Result : 8508 - 7F
8501-05
8502-0A
8503-08
8504-14
8505 -7F
8506-25
8507-2D
Explanation: To find the smallest number in a data array of N numbers (say)first the count is
placed in memory location (8500H) and the data are stored in consecutive locations.
(8501….onwards).The first number is copied to Accumulator and it is compared with the
second number in the memory location.The smaller of the two is stored in
Accumulator.Now the third number in the memory location is again compared with the
accumulator.and the smallest number is kept in the accumulator.Using the count,this
process is completed until all the numbers are compared .Finally the accumulator stores
the smallest number and this number is stored in the memory location.85XX.
ALGORTHM :
Step1: Store the count in the Memory location pointed by H-L register.
Step2: Move the I st number of the data array in to accumulator
Step3: Compare this with the second number in Memory location.
Step4: The smaller in the two is placed in Accumulator
Step5: The number in Accumulator is compared with the next number in memory .
Step 6: The smaller number is stored in Accumulator.
Step 7; The process is repeated until the count is zero.
Step 8: Final result is stored in memory location.
Step 9: Stop the execution
73
Flow Chart
START
Is
Number in
Yes Accumulator<
Next
number ?
No
74
Decrement Count
Is count =
0 ?
No
Yes
store the result at 85xx
STOP
Fig.28
75
PROGRAM
76
Ex: Input : 8500 - N((Say N=7) Result : 8508 – 04
8501-09
8502-0A
8503-08
8504-14
8505 -7F
8506-04
8507-2D
3.14.1 Application of Stack: Stack provides a powerful data structure which has applications in
many situations. The main advantage of the stack is that,
We can store data (PUSH) in it with out destroying previously stored data. This is not true in the
case of other registers and memory locations.
stack operations are also very fast
The stack may also be used for storing local variables of subroutine and for the transfer of
parameter addresses to a subroutine. This facilitates the implementation of re-entrant
subroutines which is a very important software property.
The disadvantage is, as the stack has no fixed address, it is difficult to debug and document a
program that uses stack.
3.14.2 Stack operation: Operations on stack are performed using the two instructions namely
PUSH and POP. The contents of the stack are moved to certain memory locations after
PUSH instruction. Similarly, the
contents of the memory are
transferred back to registers by
POP instruction.
For example let us consider a
Stack whose stack top is 4506 H.
This is stored in the 16-bit Stack
pointer register as shown in
Fig.3.29
77
Figure.29 The PUSH operation of the Stack
Let us consider two registers (register pair) B & C whose contents are 25 & 62.
Reg. B Reg. C
25 62
After PUSH operation the status of the Stack is as shown in Fig 3.30
Let us now consider POP operation: The Figs 3.31 & 3.32 explains before and after the POP
operation in detail
78
.
Before the operation the data 15 and 1C are in the locations 4502 & 4503 and after the pop
operation the data is copied to B-C pair and now the SP register points to 4504
location.This is shown in Fig.3.32
79
Write a program to initialize the stack pointer (SP) and store the contents of the register pair H-L
on stack by using PUSH instruction. Use the contents of the register pair for delay counter
and at the end of the delay retrieve the contents of H-L using POP.
Memory Label Mnemonics Operand Comments
Location
8000 LXI SP, 4506 H Initialize
Stack
8003 LXI H,2565 H pointer
8006 PUSH H
8007
. DELAY CALL
. . . Push the
. . . conten
. ts.
. .
8.00A
POP H
80
Subroutine: It is a set of instructions written separately from the main program to execute a
function that occurs repeatedly in the main program.
For example, let us assume that a delay is needed three times in a program. Writing delay
programs for three times in a main program is nothing but repetition. So, we can write a
subroutine program called ‘delay’ and can be called any number of times we need
Similarly, in 8085 microprocessor we do not find the instructions for multiplication and
division. For this purpose we write separate programs. So, in any main program if these
operations are needed more than once, the entire program will become lengthy and
complex. So, we write subroutine programs MUL & DIV separately from main program and
use the instruction CALL MUL (or) CALL DIV in the main program. This can be done any
number of times. At the end of every subroutine program there must be an instruction
called ‘RET’. This will take the control back to main program.
The 8085 microprocessor has two instructions to implement the subroutines. They are CALL and
RET. The CALL instruction is used in the main program to call a subroutine and RET
instruction is used at the end of the subroutine to return to the main program. When a
subroutine is called, the contents of the program counter, which is the address of the
instruction following the CALL instruction is stored on the stack and the program execution
is transferred to the subroutine address. When the RET instruction is executed at the end
of the subroutine, the memory address stored on the stack is retrieved and the sequence
of execution is resumed in the main program.
Diagrammatic representation
Let us assume that the execution of the main program started at 8000 H. It continues until a
CALL subroutine instruction at 8020 H is encountered. Then the program execution
transfers to 8070 H. At the end of the subroutine 807B H. The RET instruction is present.
After executing this RET, it comes back to main program at 8021 H as shown in the
following Fig. 3.34
81
The same is explained using the assembly language program example.
Program Example:
Subroutine Program:
|
| RET End of the program
807B
Next Subroutine Instructions of next subroutine if
807C any
82
Delay programs:
In many situations it may be desired to provide some delay between the execution of two
instructions by a microprocessor. The delay can be produced by either hardware chip like
8253 or by writing a software program using registers of the processor. Here we will
discuss the software delay program. This delay program is not a part of the main program.
Hence it is called delay sub-routine program. For small delays we can use only one
register. But for longer delays one has to use two or three registers. The technique
involved here is, a register is loaded with a number and then decremented by using the
instruction DCR until it becomes zero. The time of execution of the microprocessor is
equal to the delay time produced.
For example, we have constructed a display system where the LEDs receive the input from a
microprocessor. Since the microprocessor is a very fast device it sends the signal at very
high speeds there by our eye cannot recognize the display pattern. So, if you provide
some delay between two input signals, the display can be visualized clearly. Similarly to
observe the rotations of a stepper motor, a delay is needed between every two excitation
signals applied to the motor.
Program
In the above program register A is loaded by FFH B(255 decimal) and it is decremented in a loop until it
becomes zero. The delay produced by this program is as follows
We should know the number of times each instruction of the above program is being
executed. The number of states required for the execution of each instruction is as
follows:
Instructions States
MVI A, FFH 7
(loop) DCR A 4
JNZ loop 7/10
RET 10
83
Total T States=3584
The time required for one T-state in INTEL 8085 microprocessor is nearly 330n.sec
Program:
84
Addres Label Machin Mnemonic Operand Comments
s e
Code
8000 LXI D, FFFF Get FFFF in register pair D-E
85
Addres Label Machin Mnemonic Operand Comments
s e
Code
8400 MVI A, 98H Get control word
8402 OUT 03 Initialize port foe LED Display
8404 MVI B, 50H
8406 MVI C, FFH
8408 MVI D, FFH
840A DCR D Delay Subroutine with three
registers
840B JNZ LOOP3
840E DCR C
840F JNZ LOOP2
8412 DCR B
8413 JNZ LOOP1
8416 MVI A, 01
8418 OUT 01 Output for LED
8419 HLT Stop.
From the above discussion it is clear that with increase of T-states required for a delay
subroutine ,the delay time also increases.
-----------------x------------------
86
87
88