Professional Documents
Culture Documents
Closed Loop Fed DC Drive
Closed Loop Fed DC Drive
A PROJECT REPORT
Submitted by
degree of
BACHELOR OF ENGINEERING
IN
APRIL-2020
ANNA UNIVERSITY:CHENNAI 600 025
BONAFIDE CERTIFICATE
SIGNATURE SIGNATURE
Submitted for Anna University Project Viva Voice held on 22.09.2020 at Panimalar
Engineering College, Chennai.
i
ACKNOWLEDGEMENT
Also we thank all the other teaching faculty and non-teaching faculty of
the department of electrical and electronics engineering for their constructive
comments and suggestions during review meetings and for their timely help
throughout the project.
Also we thank our parents for their full support towards our project and
timely help throughout the project.
ii
ABSTRACT
This work deals with the modelling, analysis, design & simulation
resonant controller) controlled closed loop systems using veinna rectifier & the
parameters like settling time and steady state error. The outcomes represent the
iii
TABLE OF CONTENTS
ACKNOWLEDGEMENT II
ABSTRACT III
TABLE OF CONTENT IV
LIST OF TABLES X
LIST OF ABBREVIATION XI
1. INTRODUCTION 1
Introduction 1
2. LITERATURE SURVEY 3
Vienna Rectifier Topologies 5
Modelling and Control of Vienna rectifier 10
3. VIENNA RECTIFIER 30
Introduction to Vienna Rectifier 30
PWM Vienna Rectifier with 30
Three-Phase Three loads
Circuit Schematic 33
Working Principle of Vienna Rectifier – 39
Single-Phase
Vienna Rectifier System 41
Operation of Vienna Rectifier 41
4. CONTROL TECHNIQUES 51
PI Controller 51
iv
4.2 Proportional Resonant Control 52
5. MATLAB AND SIMULINK REAULTS 54
5.1 Introduction to MATLAB 54
5.2 Simulation results 56
5.2.1 Open Loop Vienna Rectifier With 56
Source Disturbance
Closed Loop Vienna Rectifier With 58
PI Controller
Closed Loop Vienna Rectifier With 61
PR Controller
6. HARDWARE IMPLEMENTATION
General 66
Power Supply Circuit 66
PIC Controller 67
Features of PIC-Microcontroller 69
“PIC16F84A”
Oscillator Types 71
Reset 72
Power on Reset (POR) 72
Power-up-Timer (PWRT) 73
Interrupt 73
Driver Unit (Optocoupler) 75
IR 2110-High and Low Side Driver 77
Lead Definitions 78
Applications 79
MOSFET 81
Introduction 81
Experimental Results 82
v
7. CONCLUSION 85
Summary of the Findings 85
Scope of the Future Work 85
8. REFERENCE 86
vi
LIST OF FIGURES
Controlled Transistors
Factor PWM
Single-phase
Rectifier
vii
Current path in alternate construction 49
in all switches ON
Structure of PI controller 51
Input Voltage 57
Motor Speed 57
Motor Torque 58
Input Voltage 59
Motor Speed 60
Motor Torque 61
viii
Circuit Diagram of closed loop Vienna 62
Input Voltage 62
Motor Speed 63
Motor Torque 64
Power Circuit 66
Optocouplers 75
Pin Diagram 78
Control Circuit 80
Input Voltage 83
Output Voltage 84
ix
LIST OF TABLES
x
LIST OF ABBREVIATION
NPP Neutral-point-Potential
Transistor
xi
RISC Register Instruction Set Register
xii
CHAPTER 1
INTRODUCTION
This chapter emphasizes the significance of the harmonics and the poor
power factor created by the power electronic converters and the need for Active
VIENNA Rectifier for the APFC application. A review of the literature pertaining
INTRODUCTION
In the recent days, there is a growing awareness on the power factor and
the harmonics injected into the mains. This has led to the formulation of new
standards by the Electricity regulatory bodies. The major source of the harmonics
and the poor power factor is the Power Electronic Converters (PEC). These
converters act as non-linear loads to the mains. They pollute the mains by drawing
non-sinusoidal currents. The result is increased RMS current that heats up the
conductors and calls for increased conductor size. With the introduction of fast
Processors (DSP), PECs have become handy and are utilized in almost every
1
To mitigate this issue, earlier, bulky passive harmonic filters were used.
With the advancement in the power processing techniques, they are replaced by
active filters or APFC. These APFC circuits invariantly use the boost rectifiers
that draw continuous current from the mains. Good power factor and harmonics
are achieved by modulating the switching pattern. The output of these boost
rectifiers are naturally higher than the peak of the maximum input voltage. To
obtain necessary output voltage and galvanic isolation these rectifiers are
literature. Of these, the VIENNA Rectifier is one of the simplest converter with
level structure facilitates the use of low voltage switches. The advantage of using
the low voltage switches is reduced conduction and switching losses. The power
control. The power transfer function of the VIENNA Rectifier is highly complex,
as it is a fifth order system. This calls for high expertise in control design and
2
For example, Youssef et al. developed a small signal model that has twenty
transfer functions. In the large signal model developed by Youssef et al., three
controllers are used in addition to one controller for voltage balancing, and
dqo/abc frame. Both the controls involve enormous computation, necessitate the
use of high speed DSP, and, require a complex algorithm. Real time control
cannot be achieved if the computations take more than one switching period.
Switching frequency of only 2.04 kHz was used with d SPACE due to complex
calculations and algorithms involved in both the cases. These issues are addressed
power rating in terms of current rating of the device used, losses involved,
efficiency and the number of active and passive devices used. A complete
the full range of input and output conditions. A Boundary Conduction Mode
(BCM) of the VIENNA Rectifier is also proposed and the circuit diagram for
3
CHAPTER 2
LITERATURE SURVEY
This section highlights the various work so far carried out in the following
area.
(PMSG) and a VIENNA Rectifier, and proposed a control strategy for maximum
Rectifier voltage vectors on the instantaneous PMSG torque of the WECS and 4
derived the stator flux. Direct Torque Control (DTC) of the PMSG by the
VIENNA Rectifier was implemented, taking into account the constraints of the
VIENNA Rectifier. DTC of the generator in the WECS has many advantages like
fast torque response, elimination of the rotor position sensor, insensitivity to the
4
Sandeep Madishetti et al. (2012) implemented the VIENNA Rectifier for
improving the power quality in a DTC based Induction Motor Drive (IMD) at the
front end. The design, modeling, simulation were carried out and implemented
Cells for the VIENNA Rectifier through Multi Inter-Phase Transformers (MIPT).
The operation and control strategies, the intrinsic benefits, the reduction of
passive components and the overall losses were presented. Design guidelines for
the magnetic components including the boost inductors, and the power
semiconductor devices were given. A 7.5 kW four legs per phase lab prototype
was demonstrated for an efficiency of 98% from 40% load and IEC61000-3-2
requirements.
Bachir Kedjar et al. (2014) used the VIENNA Rectifier for power quality
cancel the input current harmonics drawn by the nonlinear loads connected to the
same point of common coupling. The controller uses an augmented model that
was developed in the d–q frame and was experimentally validated from the results
phase PFC rectifiers; the active six-switch buck-type PFC rectifier, the active six-
5
switch boost-type PFC rectifier, the SWISS Rectifier and the VIENNA Rectifier
(VR). Typical feed-back control strategies and the equations for current
were assessed and evaluated based on the efficiency, semiconductor stresses and
the required semiconductor chip area, the DM and CM conducted EMI noise
levels and the volume of the main passive components. Two variants, one with
the SiC JFETs and SiC Schottky diodes and the other using Si IGBTs and SiC
and/or power density and were also compared, that helps to establish the trade-
off between the power density and efficiency. Roland Greul et al. (2007)
phase boost rectifier modules, for the power factor correction application, without
a neutral point connection. The main advantages of this rectifier over the
VIENNA are the low DC output voltage and have a high degree of modularity.
There is a large reduction in the input current ripple, when compared to the three
shown that high quality input current with low ripple can be achieved similar to
that of the VIENNA Rectifier. Based on the analytical expression derived for the
effort to provide symmetric loading of the phase modules and to maintain the
balance of the DC link voltages. A control concept for the two-phase operation,
which occurs during a mains phase failure, was also provided in the analysis. The
6
theoretical and simulated results were provided and validated by a digitally
Thomas Nussbaumer & Johann W Kolar (2007) proposed two new types
of converter and compared it for its performance and efficiency. The first one was
buck-type rectifier input stage and an integrated DC/DC boost converter output
stage, while the second was a three-phase boost + buck rectifier system consisting
Both the rectifiers draw sinusoidal current from the input mains and provides
400 Vrms line-to-line input and for different output voltages from 200 to 600 V.
Based on the evaluation it was concluded that the buck + boost approach was
superior considering the overall system complexity, the volume and weight of the
Clamping (CAC) and Minimal Voltage Active Clamping (MVAC) to the three-
phase PFC including VR, to suppress the diode reverse recovery losses and
It uses two inductors in series with the freewheeling diodes with two auxiliary
switches and two capacitors to clamp the voltage. All the switches turn-on under
7
Dan Carlton & William G Dunford (2001) studied the features and
analyzed the cost performance of the VR and showed that it belongs to a multi-
level converter family. Several features such as the current ripple, common-mode
voltage and controllability angle were investigated. While any phase angle
between the AC voltage and current can be achieved for bidirectional converters,
the power factor correction application. A cost performance analysis was done
and the VR was found to be the most cost effective for the low power applications.
series, connected across the freewheeling diodes on both the sides. The coupled
inductor was chosen such a way that the freewheeling diode current dies within
the off-time of the power transistor and results in low reverse recovery current of
the auxiliary diodes. The switching behavior with and without the turn-on
snubber were analyzed through measurements. Power losses were also measured
and efficiency was calculated and compared with and without the snubber. It was
8
frequency of 25kHz improved by 0.3% in the presence of the proposed turn-on
snubber.
Kolar et al. (2000) proposed a technique to reduce the common mode noise
introduced between the mains neutral point and the centre point of the output
simply connecting the neutral to the output centre point. But this leads to use of
the 4-wire system and results in high zero-sequence currents. The modulation
index range also gets limited to one. So to maintain the advantage of the three-
wire operation, the formation of common-mode noise was analysed and discussed
for the VR through digital simulation and a procedure for selection of the filter
galvanic isolated output. It draws continuous sinusoidal input current from the
mains and provides high-frequency isolation of the output voltage. The structure
of this system was realized by removing the DC-link capacitor from the regular
current rather than with the impressed voltage, thereby removing the requirement
9
realization is low compared to a conventional two stage system. The functionality
of the new rectifier and the conduction states occurring within a pulse period was
currents in phase with the phase voltages. The proposed rectifier was digitally
simulated to verify the operation. The stresses on the semiconductor devices were
to reduce the output voltage ripple and the DC component of the reactive power
based current control was designed that reduces the algorithm complexity. The
stationary region of operation was analysed, and found to work beyond the
operation region with large unbalance. The 9-dynamic response under the
unbalanced input and the comparison with the traditional controller were given.
10
than the Discontinuous PWM (DPWM) method for the VIENNA Rectifiers,
based on the space vectors. Just adding the offset voltage to the three sinusoidal
reference voltages as in the existing CB-DPWM method does not satisfy the
requirement of same sign of the current and the input voltage. Hence, a new CB-
DPWM method was considered for the VR, where the reference voltage that does
not satisfy the requirement was clamped to zero. This was achieved by adding a
modified offset voltage that is different from the offset of the CB-DPWM method,
Lijun Hang et al. (2014) analysed the SVM of the VIENNA Rectifier and
the implementation of the equivalent carrier based PWM is deduced within each
distribution of short vectors was analysed and proposed an adaptive and robust
controller that can work for a wide range of unbalanced load. The maximum
unbalanced load versus the modulation index was deduced and tested on an
Thiago B Soeiro & Johann W Kolar (2013) presented hybrid rectifiers for
Control schemes for preserving the high power factor operation, while sharing
power with the paralleled rectifier and to handle a phase loss, without changing
11
the controller structure were proposed. The efficiency of the hybrid systems
presented are high, while they require 10 less silicon area when compared to the
Lijun Hang et al. (2013) proposed a feed forward compensation method for
the VR to minimise the effect of the switching between the DCM and CCM that
occurs during a load or input variation. The theoretical analysis of the proposed
method and the control design were given and validated through the experimental
results.
Lijun Hang & Ming Zhang (2014) studied the constant power control
method for the VR under severe unbalanced load and analysed the theoretical
operation area. Control methods like Dual Frame Hybrid Vector Control
(DFHVC) are good at alleviating the input power ripple under the light
input power and gets rid of ripples in the dc-link voltage. For large unbalances a
compromised control method was proposed that injects a small amount of input
power ripple to arrive at a trade-off between the output voltage ripples and the
working area. It has an expanded operation area under the unbalanced grid. Under
the light unbalanced condition, it eliminates the ripples of the output DC-link
voltage and input power, while it decreases the ripple under severe unbalanced
12
Lijun Hang et al. (2013) proposed a robust controller for the output voltage
balancing under the unbalanced load for different modulation indices using the
indices was theoretically calculated. The theoretical analysis was verified by the
results from the prototype. Ming Zhang et al. (2013) proposed a novel control
method for the unbalanced grid after analysing the theoretical operation area of
the constant 11 power control method that can work under the severe unbalanced
grid by injecting a small part of the input power ripple and balance the working
area performance and the output DC voltage ripple. Controls like the dual frame
hybrid vector control, can perform well under the light unbalanced grid, but fails
under the severe unbalanced grid. The proposed control method was validated by
experimental results.
Zheng Wei et al. (2013) proposed the saddle PWM obtained by injecting
third harmonics into the current feedback of the One Cycle Control (OCC) and
OCC (MOCC) scheme improves the utilisation of DC bus voltage and mitigates
the ripple in the DC-link, retaining the advantages of the conventional OCC
scheme, like fixed switching frequency and no phase locked loop. The theoretical
prototype. Zheng Wei et al. (2013) proposed a MOCC for the VIENNA Rectifier
fed by a high frequency power line such as the aircraft power systems, where the
13
switching frequency to the power line frequency ratio becomes low. Here the drop
The control equation of the MOCC taking into account the voltage drop across
the inductor was derived and the theoretical analysis was verified by the
Sensen Liu et al. (2013) introduced a novel natural frame based control for
the Vienna type rectifier that works on the unbalanced input. The positive/
synchronisation method. To simplify the algorithm and based on the model of the
loops was suggested. This also reduces the size of the reactive components and
loss. The static operation region of the rectifier was analysed and derived. The
proposed control scheme was verified and compared with the traditional
for the VIENNA Rectifier in a wind mill application. The rectifier was modelled
as a tetra port Loss Free Resistor (LFR), with three decoupled input ports and one
output port, assuming equal input conditions and the DC mid-point connected to
the neutral. The sliding dynamics were demonstrated to be globally stable and the
14
digital logic circuits. The theoretical predictions were validated by the
experimental results obtained from a low power wind generator for different
in the closed loop systems for the VR by proper selection of the output functions
the input output linearization. In the first methodology, three output functions
were imposed to zero by three feedback laws. Based on the states to be regulated,
four cases were considered and were shown that only one case has resulted in a
In the second methodology, two output functions were imposed to zero and
solved with two control inputs. Of the eighteen different cases studied, only one
was feedback linearizable. Stability of the adaptive systems were analysed and
the proposed adaptive controllers are capable of regulating the output with input
done for NPC converters. This equivalent modelling turns into structurally time
15
into the synchronous d-q frame, and averaging it over a switching cycle. This
drive and a 2 kW experimental prototypes were used for validation. The full
an NPC converter and using the correct modulating signals to comply with the
proposed model retains its time variant dynamics inherent to the pulsating power
transfer between its input and output, due to its DC bus mid-point clamping. The
converter input admittance is periodic over 180o and the converter output
impedance is time invariant, enabling its direct use for the DC stability studies.
Loop-gain transfer functions like the d-q frame current loop and, the dc bus and
Rolando Burgos et al. (2008) proposed a fast space vector modulator built
on the principle of the equivalence between the two and three level converters for
the VR. It enables to improve the operating range by over modulation schemes.
sequence vectors of the three-level rectifiers and the zero state vectors of two-
16
digital signal processor–field programmable gate array controlled VIENNA
Rectifier was presented and 14 verified the performance attained by the proposed
Youssef et al. (2008) developed a large signal model of the VR using the
state space averaging technique. This has resulted in a fifth order system with
time varying inputs. The model was established in rotating abc frame and then
dependence. Multi-loop PI controller was used and the stability was verified for
a wide operating range. The system stability is proved by the convergence of the
phase trajectories for any initial conditions. It was also verified on a 1.5 kW
model. Switching frequency of only 2.04 kHz was used due to the limitations on
the processing speed and the quantum of calculations required. The controller
function includes the transformation of three phase voltage and current quantities
Youssef et al. (2008) applied a multi loop nonlinear control scheme to the
nonlinear averaged model of the rectifier. The nonlinearity of the system was
linearized by applying the input to output transform to both the output voltage
and inner current control loop. The controller was tuned by linear pole placement
17
method and was evaluated by experiments. The results were also compared with
VR. The output and input voltages and were numerically estimated by an
extended Kalman filter and the converter averaged model. Only two current
sensors were used unlike the traditional nonlinear control approach, thus
improving the reliability and reducing the cost. A multi-loop nonlinear 15 control
technique was applied to the rectifier. The estimated partial DC bus voltages and
the measured currents were controlled by the inner loops. The total output DC
bus voltage was regulated by an outer loop considering the power balance. The
proposed method was verified on a 1.5 kVA prototype of the rectifier and
estimation and was carried out within an acceptable response time, ensuring
control technique based on a small-signal model for the VR. Averaging and local
linearization techniques were applied to obtain the dynamic model in the dqo
reference frame. The resulted transfer functions were discretized for the digital
controller design. The control consists of inner current feedback loops that
discard the interactions between the dq components and currents. The outer
voltage loop was designed to ensure the output voltage regulation by modifying
18
the references for the inner current loops. Also the output voltage unbalance was
controlled by the inner loops. The model and control approaches were simulated
and validated on a 1.5kW prototype. The results obtained prove the accuracy of
the proposed model and its dependability for the control design and dynamic
analysis. The nominal static point was determined from the converter nonlinear
state-space averaged model and local linearization was performed. This dynamic
model obtained has 20 transfer functions between the supply voltages, duty cycles
and the output voltages. Simulation and the implementation with DSP using the
to the inner loops of the VR, to maintain a balanced output, while the 16 other
parameters like output voltage control and current shaping were achieved. The
control was applied to the over parameterized dqo nonlinear multi-input multi-
output state space model. The system was sufficiently linearized and controlled
based on the Lyapunov parameters adaptation scheme. Inner current control loop
shapes the input current through the dq control and maintains the output voltage
balance while the outer loop regulates the total output voltage and was evaluated
on a 1.5 kW prototype.
technique for the VIENNA Rectifier and validated it through simulation and
19
experiments. The physical variables obtained in the stationary frame were locally
linearized around the nominal operating point from the state space-averaged
model and the converter steady state and dynamic models were elaborated and
then transformed into dqo rotational frame. Twenty input to output transfer
functions were obtained. The model was numerically verified using the averaged
state space model and the converter model was built in SIMULINK/MATLAB.
laboratory prototype that has utilized the DS 1104 controller board of dSPACE.
The results obtained were quantified and were compared through Bode plots. It
was concluded that the proposed small-signal model was accurate and can be
controller design.
Bingsen Wang et al. (2007) proposed a new control scheme that eliminates
the current sensors. This aids in reduced cost and space. The proposed approach
controls both the amplitude of the synthesized voltage and the phase angle and
results in a high-quality input current. The output of the output voltage controller
becomes the phase angle difference between the source and pole voltages. The
modulation index space vector was calculated based on the phase angle
difference. The phase angle of the modulation index 17 space vector is typically
small and the amplitude of the modulation index vector varies marginally during
the steady state operation. The power flow is mainly controlled by the phase
20
angle, though the unity power factor and input current shaping is achieved
through proper amplitude. The control transfer function results for the VR
features a third-order angle control. This is in contrast with the classical control
SABER and compared with the experimental results. The match between the two
validates the new approach. The main disadvantage of this approach is protection
against overload, for which current sensor is necessary. Also the elimination of
Bel Hadj-Youssef et al. (2006) analysed and studied the influence of the
The aim was to arrive at an appropriate value of the inductor that has the minimal
value to limit the ripple current and capable of withstanding the current
modulation and limits the control saturation. The digital controller parameters
were tuned to reduce the control saturation, while maintaining satisfactory control
and input current shaping. A pre-established small signal model was adopted and
linear control was adopted. Controller gains were computed by discrete poles
imposition method. The plot of variation of the control saturation angle for
various line inductor sizes and variation of the saturation angle, THD and PF with
21
respect to DC voltage unbalance were reported. It can be observed that the
proposed a control for balancing the partial DC link voltages in both the 18
balanced and unbalanced loads. The digital control system was realized with the
Motorola MPC555 microcontroller. The need for the DC link voltage balancing
is significantly higher for a four wire VR compared to that of the three-wire VR,
due to the asymmetry of the split load. If the load resistors are considerably
different in size, the rectifier input currents have to be uneven to obtain balanced
DC link voltages. The control was achieved by getting the initial amplitude
reference of the phase currents from the voltage PI controller. To balance the DC
link voltages, the balancing term was obtained from the balance PI-controller and
multiplied by the signs of the mains voltages obtained from phase-locked loop
and were added to the preliminary reference forming the peak current references
The measured currents were then subtracted from the references and the current
error signals were fed to a P-controller, giving an approximation for the filter
voltages. These were subtracted from measured phase voltages and the rectifier’s
modulator along with the information of the DC link capacitor voltages and the
signs of the measured phase currents to generate the required PWM signals. The
22
measurements on a 10 kW prototype with a DC link voltage of 700 V. The
simulation results were found to be in accordance with the measured results and
the rectifier was able to maintain balanced DC link voltages in both load
currents from the utility network. During a constant asymmetrical load the line
currents become unbalanced and the number of even harmonics of the phase
Grzegorz RADOMSKI (2005) felt that the direct current control methods
were not proper, as it generates improper control sequence and have suggested
voltage space vector modulation technique and presented its limitations. He has
derived a mathematical model of the VR and has defined 19 the voltage space
vector and its dependence to the phase currents. The maximum voltage space
vector and the range of the phase displacement angle vs the phase displacement
angle was drawn for sinusoidal SVM. The mathematical model was verified by
simulation.
a virtual connection between the output centre point and the neutral connection,
and is established by adding a zero sequence current to the actual phase current,
which is generated by the integration of the measured zero sequence voltage. This
zero sequence voltage is obtained from the output voltage of a three phase diode
23
bridge. This results in retaining the advantages of the classical hysteresis control
in addition to a better switching pattern and stability of the canter point. It also
provides a full utilization of the modulation range. This strategy was compared
Peter Ide et al. (2005) proposed an optimized modulation and control for
high input voltage and at low load currents. In PFC application, this occurs even
at the medium loads near the mains voltage zero crossings. Under the DCM
operation, the input current total harmonic distortion is poor and requires
associated states in DCM was performed to determine the location of the error
voltages, from which the basic rules for the location of error voltages can be
formulated. This has led to an optimized modulation and control scheme that
control technique that eliminates the necessity of multiplier that generates the
input current reference from the mains AC phase voltage and the output voltage
controller output. This has also featured a reduced input ripple current and third
harmonic current that flows into the output mid-point. The control was achieved
24
by modifying the amplitude of the carrier signal in accordance with the voltage
controller output and changing its polarity to that of the input voltage. Another
scheme, which does not rely on the input voltage polarity, was also presented.
prototype was also provided. In Part II, a conventional scheme that utilizes a
multiplier has been compared with the multiplier free scheme, for operation in
highly unbalanced phase voltages and in the phase loss conditions. Conventional
control concept was briefly discussed and compared with the size of the control
realization, power factor and harmonics. Below one-third of the rated power, the
proposed control exhibits a marginal advantage over the conventional one. But
considering the accuracy of the measuring instruments and the marginal variation
one-cycle control, which is simple and reliable. An integrator with reset control,
along with three flips-flops and comparators form the control circuit. It does not
require the multipliers or the input voltage sensing as in many other control
frequency operation. Current feedbacks can be obtained either from the inductor
25
Franz Stogererjo et al. (2001) proposed a novel control concept for the
average current-mode controller with an inner input current control loop for each
phase and an outer output voltage loop was employed. The output voltage
difference was controlled by the input current reference zero sequence component
values. The current control loop uses a mains voltage pre-control signal that
contains a zero sequence quantity for extending the modulation limit. A P-type
controller is sufficient to achieve a high quality input current shape with this
mains voltage pre-control signal. The input current reference values were derived
from the input conductivity reference value considering the output voltage
controller output as output power demand. The input conductivity was limited to
maintain the limit on the peak value of the input currents. The input current
reference values were derived from the product of the input conductivity and the
circuit. All high frequency operations were carried out by the analog circuit while
An observer utilizes the fact that the inductor voltage measured is proportional to
26
the rate of change of the respective input phase current, and the phase currents
can be built by the integration of the inductor voltage. The estimation error can
be corrected based on the measured values of the centre point current. The
observer circuit, in modified form could also detect an output voltage earth fault,
Continuous Conduction Mode (CCM), without input voltage sensing. The control
laws were derived considering the CCM large signal averaged Pulse Width
such as boost, fly back, SEPIC, and buck + boost, thereby using a two-loop
were presented for a boost PFC that demonstrates improved performance and the
simulation results were provided for the SEPIC, flyback, and buck + boost
converters.
Uwe Drofenik & Johann W Kolar (1999) compared the switching losses
and the mains current ripple, on using an individual integrated control circuits for
each phases, with and without synchronization of the control ramps and also with
27
the star point is not connected to the neutral, all the three phases are coupled, and
ramp produces lower switching losses and lower input harmonics, while
synchronized triangle has medium switching losses and lowest input harmonics.
The size and weight of the EMI filter reduces significantly for the synchronized
triangular carrier.
of the VIENNA Rectifier for the unbalanced loading of the output. Analytical
calculations revealed that the average value of the centre point current has a linear
dependence largely on the total relative switching state on-time. The maximum
admissible center point load was calculated and was dependent on the amplitude
of the input current and the modulation index of 23 the system. The calculations
were verified by the digital simulations. Input RMS ripple current was analyzed
as it directly influences the average value of the neutral point current. Current
stress on the devices and the output capacitors were also compiled, enabling direct
Johann W Kolar et al. (1995) presented a method for the control of center
used for the current shaping. The center point voltage stability was studied based
on the analysis of the center point current generated due to the switching state.
28
Transfer function of the dynamic system behavior was determined. The control
of the center point voltage was achieved by offsetting the phase current reference
values. Mains current shape is not affected due to the floating neutral, but
influence the distribution of switching states to control the center point voltage.
Control behavior for the stationary operation and the load step change of the
center point were examined. Dean Venable (1983) introduced a new simple, but
powerful mathematical concept called k factor approach. With this technique, the
feedback amplifiers for controlling any converter can be designed with the
equations on the first try, without the need for the trial and error adjustments.
Three standard feedback amplifiers were presented, which caters for any known
loop. With these amplifiers and the k factor, the feedback circuit can be designed
for a particular loop cross-over frequency and phase margin. The necessary
component values can be determined from a few equations. The k factor value is
always one for the first amplifier, the square root of the ratio of the pole frequency
to the zero frequency for the second amplifier, and the ratio of the double pole
29
CHAPTER 3
VIENNA RECTIFIER
Three bidirectional switches (Sa, Sb, and Sc) with two capacitors which are
identical and series connected along with a three-phase diode rectifier, are used
diodes and a MOSFET are connected. Compared to two level converters Vienna
across the device. This is only one half of the blocking potential across the
Inherently Vienna Rectifier has a higher reliability than the other types of
rectifiers.
LEVELS
voltage-source rectifier. The status of the switches and the current direction
30
decides the generation of input voltages. Three switches are provided in the
Vienna Rectifier. Each switch is placed one per phase-leg and each phase is tied
to the neutral point of the DC-link when that particular phase is switched on. Or
else the current direction decides the voltage of that phase. The input current is
positive and the positive DC link rail will be tied to the phase14 leg if the upper
The input current is negative, when the bottom diode is on, and the negative
DC link will be tied to the phase leg. For nominal loads, Vienna Rectifier
improves the three phase rectifier’s input power factor. When the “critical input
inductor” is used, it is found that in the low output region degradation of both the
Power Factor as well as the THD occurs. Using the proposed controller, high-
quality sinusoidal supply currents are drawn by the converter. Also it maintains a
good DC link voltage regulation and wide load variations. The converter draws a
In three phase DC motor drives and switch mode power supplies using
diodes use capacitors to smoothen the voltage. This arrangement has the
disadvantage that large current harmonics are injected into the devices used by
31
IEC 1000-3-2 and EN61000-3-2. To achieve input waveforms of high quality
three levels power converters are proposed which fall under the series of newly
developed topologies.
include those of power converters having three levels are proposed. VIENNA
switches, and two series-connected capacitors. During the 30 of the input line
voltage cycle, the zero-volt point is crossed and the corresponding bidirectional
The above method is able to retain the well shaped current waveform and
keeps it nearly sinusoidal. In such cases, the THD in the input current goes down
to a low value of 6.6% and the PF goes up to 0.99. The switching losses are
negligible as the bidirectional switches are able to conduct at twice the line
frequency. Most of the current researchers have focused on the Vienna Rectifier
the Vienna Rectifier with constant switching frequency is chosen as the suitable
rectifier for converting a generator type input because of the following reasons.
The Vienna Rectifier offers the same or less input current harmonic
32
The Vienna Rectifier, with its three-level output, allows any DC-DC
The Vienna Rectifier has only three switches, which are significantly fewer
than switches used in other rectifiers with the same performance (in terms
CIRCUIT SCHEMATIC
with controlled output voltage, is shown in Figure 3.1. In this a low DC voltage
The mains phase current harmonics, which remain even after filtering the
input quantities that are discontinuous are filtered, decides the output voltage
level.
33
Figure 3.1 Unidirectional AC - DC Converter
The DC side converter part is split into two partial systems, which are
simultaneously pulsed, and is shown in Figure 3.2. This is to make each part to
sustain half of the DC link voltage for operating the system followed in Europe
because of the discontinuous input current shapes, the circuits described possess
for limiting the conducted Electro Magnetic Interference (EMI) the filtering effort
required is more.
34
Figure 3.2 Inductors on AC Side
Along with the limitations mentioned already, the high voltage across the
sinusoidal mains current shape can be created over the range of pulse periods,
only if rectifier input voltages have sinusoidal shape. Using output diodes and
transistors which are controlled synchronously in each of the bridge legs, help to
achieve control of the synthesis of each phase voltage and this is shown in Figure
3.3.
35
Figure 3.3 Applications of Synchronously Controlled Transistors
Since the output voltage centre point is included into the system, the final
circuit consisting of power semiconductors has to support only one half of output
voltage. Circuit legs control the converter’s conduction state. If the diodes are
36
Figure 3.4 Diodes in the Circuit Legs
In each phase of the circuit, the control legs lying in anti-parallel realize a
37
3.5(a)
3.5(b)
Figures 3.5 (a) and (b) VIENNA Rectifier System having Unity Power
Factor PWM
38
Comparing the realizations shown in Figures 3.1 and 3.2, it is observed that
in Figures 3.5 (a) and (b) 50% reduction in turn-off power electronic devices can
be achieved. Also control effort minimization and increase in the utility of the
power transistors used are realized. With reference to Figure 3.5 (a), the diodes
must withstand the full output voltage in the blocking direction. This is a serious
eliminated. On the input side, the diode bridge legs can be integrated with the
arrangement, the converter topology is shown in Figure 3.5 (b) which is called as
“Three Phase Three Switch Three Level PWM based VIENNA RECTIFIER”.
For instance, if the controlled switch Ta is off and the line current iA is
positive, Vdc/2 is the voltage between DC bus midpoint M and the converter pole
39
Figure 3.6 Working Principle of Vienna Rectifier - Single Phase
voltage VAM is 0, and the conduction path is as shown in Figure 3.6 (b). In a
similar way, we can establish that if the line current iA is negative, the voltage
VAM can be either -Vdc/2, if the switch Ta is off, or zero if the switch Ta is on,
and this situation is illustrated in Figure 3.6 (c). Again, if the line current iA is
negative, the voltage V AM can be either -Vdc/2 if the switch Ta is off, or zero if
the switch Ta is on, as illustrated in Figure 3.6 (d). For the phase legs B and C the
40
VIENNA RECTIFIER SYSTEM
Assume that the Vienna rectifier operates in continuous conduction mode. The
bidirectional switch diagram is shown in Figure 3.7, right side. In each phase
factor.
41
The phase voltage VAN, VBN, VCN are determined by ON/OFF state of
the bidirectional switch and the direction of line current in the respective phase.
Hence the rectifier phase voltage depends on the state of switch position and
polarity of line current. The DC link consists of two equal values of capacitance,
connected in series. The common point of the capacitor N is reference point and
maintains zero voltage. The switching operation is similar to all three phases.
Where,
ij is input current
Vj is input voltage
Skis switch (k=a, b, c), Sk=0 represents OFF condition, Sk=1 represent
ON condition.
42
When the polarity of line current is positive and the switch state is OFF,
the DC link voltage +V0/2 will appear across the VAN and the polarity of current
remains the same and the switch state is ON. Then input current flows to common
of capacitor through the switch and VAN becomes zero. The current flow
directions are shown in Figures 3.8 & 3.9, when the input current is positive and
Figure 3.8 Current direction when input current is positive and Sa is OFF
43
Figure 3.9 Current direction when input current is positive and Sa is ON
When the polarity of line current is negative and switch is OFF, the DC
link voltage –V0/2 will appear across the VAN and the polarity remains the same
and the switch state is ON; then VAN becomes zero. The current flow directions
are shown in Figures 3.10 & 3.11, when the input current is negative and switch
44
Figure 3.10 Current direction when input current is negative and Sa is
OFF
The phase voltages VAN, VBN, VCN are determined by the polarity of
current and switch position. The following Tables 3.1, 3.2, 3.3, 3.4, 3.5 & 3.6
45
give the switching patent for the different possible combinations at different
46
Table 3.3 Possible combinations of switching state at ic>0, ia, ib<0
47
Table 3.5 Possible combinations of switching state at ib, ic>0, ia<0
48
The current paths for the Vienna rectifier are shown in Figures 3.12 & 3.13
for instant when all the switches are in OFF/ON condition respectively. The three-
phase current direction and output voltage directions are also mentioned.
49
Figure 3.13 Current path in alternate construction in all switches ON
50
CHAPTER 4
CONTROL TECHNIQUES
PI CONTROLLER
pointed; low percentage overshoot and small settling time can be obtained by
using this controller. Many theoretical and industrial studies have been done in
PI controller setting rules Zeigler and Nichol’s in 1942 proposed a method to set
the PI controller parameter Hagglund and Astrom in 1955 and cheng chingin
51
PROPORTIONAL RESONANT CONTROL
utilized. The model of the present control and the plant are appeared in Figure
4.2. As space vector hypothesis can't be connected to the single phase VSI, the
sCf Rd+ 1
Gf (s) = 3 2
… … … … … … … … … … … … … …(4.1)
s LI Lg Cf+s C fRd(LI+Lg)+s(LI+Lg)
There is always steady state magnitude and phase error subsists while
would eliminate SSE (steady state error) while following a sinusoidal signal. The
52
Kis
Gi (s) = Kp + … … … … … … … … … … … … … … … …(4.2)
S2+2δω0s+ω20
is the ‘damping factor’, ω0is ‘power frequency of the grid voltage’. The ‘infinite
53
CHAPTER 5
INTRODUCTION TO MATLAB
2. Algorithm development
3. Data acquisition
that does not require dimensioning. This allows you to solve many technical
54
The name MATLAB stands for matrix laboratory. MATLAB was
LAPACK and BLAS libraries, embedding the state of the art in software for
matrix computation.
MATLAB has evolved over a period of years with input from many users.
analysis.
55
SIMULATION RESULTS
DISTURBANCE
Voltage across motor load is delineated in Fig.5.3 &its value is 150V. Motor
speed is delineated in Fig.5.4 &its value is 1700 RPM. Current through motor
Figure 5.1 Circuit diagram of open loop veinna rectifier with source
disturbance
56
Figure 5.2 Input voltage
57
Figure 5.5 Current through motor load
58
Figure 5.7. Circuit diagram of closed loop veinna rectifier with PI
controller
59
Figure 5.9 Voltage across motor load
60
Figure 5.12 Motor torque
61
Figure 5.13. Circuit diagram of closed loop veinna rectifier with PR
controller
62
Figure 5.15. Voltage across motor load
63
Figure .18 Motor torque
Fig.45.19. Comparison of Time domain parameter using PIC and PRC is given
0.26Sec; peak time is reduced from 1.46Sec to 0.37Sec; settling time is reduced
from 4.78Sec to 2.33Sec; steady state error is reduced from 1.8V to 1.1V. Hence,
the outcome represents that the closed loop veinna rectifier with PR controller is
Table-5.1
64
Figure 5.19 Barchart of Time domain parameter using PIC and PRC
65
CHAPTER 6
HARDWARE IMPLEMENTATION
GENERAL
listed below as
2. Voltage Regulators
PIC16F84A
1
1 3 3
7812 7805
D2 D4 2 2
560 Ω
230v C1 C2
1mf 1mf To
50
12V 5V Driver
circuit
or mc
230/15V
500mA D3 D5
66
FEW SIGNIFICANT POINTS REGARDING THE POWER CIRCUIT:
power circuit.
The 15V AC input is rectified into 15V pulsating DC with the help of full
The positive terminal of the capacitor is connected to the input pin of the
An output voltage of 12V obtained from the output pin of 7812 is fed as
An output voltage of 5V obtained from the output pin of 7805 is fed as the
From the same output pin of the 7805, a LED is connected in series with
PIC CONTROLLER
“Pic 16F84A”. The advantages of the Pic- microcontroller is that the instruction
set of this controller are fewer than the usual microcontroller. Unlike
67
Conventional processors, which are generally complex, instruction set computer
faster.
in RISC.
68
3. In terms of clock rate, the RISC with its much simpler circuits
performance of a processor.
Overall the RISC processor can provide processing power more than three times
All instructions single-cycle except for program branches which are two-
cycle
69
- PORTB<7:4> interrupt-on-change
70
The PIC16F84A belongs to the mid-range family of the PIC
instructions, since each 14-bit program memory word is the same width as each
device instruction. The data memory (RAM) contains 68 bytes. Data EEPROM
is 64 bytes.
There are also 13 I/O pins that are user-configured on a pin-to-pin basis. Some
pins are multiplexed with other device functions. These functions include:
External interrupt
OSCILLATOR TYPES
71
The PIC16F84A can be operated in four different oscillator modes. The
user can program two configuration bits (FOSC1 and FOSC0) to select one of
• XT Crystal/Resonator
• RC Resistor/Capacitor
RESET
(in the range of 1.2V - 1.7V). To take advantage of the POR, just tie the MCLR
pin directly (or through a resistor) to VDD. This will eliminate external RC
72
components usually needed to create Power-on Reset. A minimum rise time for
When the device starts normal operation (exits the RESET condition),
to ensure operation. If these conditions are not met, the device must be held in
The chip is kept in RESET as long as the PWRT is active. The PWRT delay
A configuration bit, PWRTE, can enable/disable the PWRT. The operation of the
PWRTE bit for a particular device. The power-up time delay TPWRT will vary
INTERRUPTS
73
• Data EEPROM write complete interrupt
requests in flag bits. It also contains the individual and global interrupt enable
bits. The global interrupt enable bit, GIE (INTCON<7>), enables (if set) all
can be disabled through their corresponding enable bits in INTCON register. Bit
GIE is cleared on RESET. The “return from interrupt” instruction, RETFIE, exits
interrupt routine as well as sets the GIE bit, which re-enables interrupts. The
RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow
When an interrupt is responded to, the GIE bit is cleared to disable any
further interrupt, the return address is pushed onto the stack and the PC is loaded
with 0004h. For external interrupt events, such as the RB0/INT pin or PORTB
change interrupt, the interrupt latency will be three to four instruction cycles. The
exact latency depends when the interrupt event occurs. The latency is the same
for both one and two cycle instructions. Once in the Interrupt Service Routine,
the source(s) of the interrupt can be determined by polling the interrupt flag bits.
The interrupt flag bit(s) must be cleared in software before re-enabling interrupts
74
DRIVER UNIT (OPTOCOUPLERS)
There are many situations where signals and data need to be transferred
connection. Often this is because the source and destination are (or may be at
from 5V DC but being used to control a triac which is switching 240V AC. In
such situations the link between the two must be an isolated one, to protect the
Relays can of course provide this kind of isolation, but even small
relays tend to be fairly bulky compared with ICs and many of today’s other
not as reliable ó and only capable of relatively low speed operation. Where small
size, higher speed and greater reliability are important, a much better alternative
75
is to use an optocoupler. These use a beam of light to transmit the signals or data
barrier which blocks any electrical current flow between the two, but does allow
the passage of light. The basic idea is shown in Fig.1, along with the usual circuit
efficiency, usually measured in terms of their current transfer ratio or CTR. This
is simply the ratio between a current change in the output transistor and the
current change in the input LED which produced it. Typical values for CTR range
from 10% to 50% for devices with an output phototransistor and up to 2000% or
so for those with a Darlington transistor pair in the output. Note, however that in
Typically it peaks at a LED current level of about 10mA, and falls away at
both higher and lower current levels. Other optocoupler parameters include the
limits the supply voltage in the output circuit; the input LED maximum current
rating IF (max), which is used to calculate the minimum value for its series
76
resistor; and the Optocouplers bandwidth, which determines the highest signal
The IR2110 is a high voltage, high speed power MOSFET driver with
independent high and low side referenced output channels. It is fully operational
Logic inputs are compatible with standard CMOS or LSTTL output, down to
3.3V logic. The output drivers feature a high pulse current buffer stage designed
77
Propagation delays are matched to simplify use in high frequency
MOSFET or IGBT in the high side configuration which operates up to 500 or 600
volts.
LEAD DEFINITIONS
Symbol Description
HIN Logic input for high side gate drive output (HO), in phase
LIN Logic input for low side gate driver output (LO), in phase
78
VSS Logic ground
APPLICATIONS
3) Microprocessor inputs
79
1 3 1 3
7812 7805
D1 D2 2 2
230V/15V
560
230V C1
AC Supply 1000
35V
LED
D4 D3
S1
14 RA2 1 1k
1 10
560
3
4
2
RA3 12
560 Driver IC 6 C5
IR2110 C2 10uF
47uF
9 5
C6
2
47uF 13 S2
15
33pF 7 1k
C8 PIC MICROCONTROLLER
0 PIC16F84A
S3
16
18
RA1 1 1k
C9 10
33pF 560
0 3
RA0 C4
17 12 10uF
560 6
Driver IC
5 IR2110 C3
0 5 47uF
9
C7 2
S4
47uF 13
7 1k
80
MOSFET
INTRODUCTION
properties affecting the design of multi level inverter. The MOSFET or Metal
Oxide Semiconductor Field Effect Transistors by the far most common field
effect transistor in both digital and analog circuits. The MOSFET is composed
with better electrical properties than silicon such as gallium arsenide do not
form good gate oxides and thus are not suitable for MOSFETS.
aluminium placed over a channel, but separated from the channel by a thin layer
shown in figure. Drain and source connections are made to higher conduction
high doped regions. The metal gate is electrically isolated from the P-type
When a positive voltage is applied to the gate with respect to the source
an electric field will be created pointing away from the base and across the P-
region directly under the base. The electric field will cause positive charges in the
81
P-region to move away from the base inducing or enhancing an N-region in its
place.
EXPERIMENTAL RESULTS
appeared in Fig 6.8. Input voltage is appeared in Fig 6.9. Switching pulse of
6.11
82
Fig 6.9 Input voltage
83
Fig 6.11 Output voltage
84
CHAPTER 7
CONCLUSION
Open loop VR and closed loop veinna rectifier with PI and PR controllers
are simulated and the outcomes are presented. The outcomes are compared in
terms of settling time and steady a=state error. By using PR controller, the rise
time is reduced from 1.45Sec to 0.26Sec; peak time is reduced from 1.46Sec to
0.37Sec; settling time is reduced from 4.78Sec to 2.33Sec; steady state error is
reduced from 1.8V to 1.1V. Hence, the outcome represents that the closed loop
veinna rectifier with PR controller is superior to closed loop veinna rectifier with
The present work deals with the simulation of closed loop veinna rectifier
with PR controller. FL controlled closed loop veinna rectifier system can be done
in Future.
85
CHAPTER 8
REFERENCES
2919-2929.
2. Ansari, R, Feyzi, MR, Akbari Hamed, K, Sadati, N, Yasaei, Y & Ouni, S 2011,
3. Bachir Kedjar, Hadi Y. Kanaan and Kamal Al-Haddad 2014, “Vienna Rectifier
VIENNA converter based on the sliding mode loss-free resistor approach’, IET
86
6. Hao Chen, Nicholas David & Dionysios C Aliprantis 2013, ‘Analysis of
7. Johann W Kolar & Uwe Drofenik 2013, ‘A New Switching Loss Reduced
8. Johann W Kolar, Uwe Drofenik & Franz C Zach 1999, ‘VIENNA Rectifier
System’, IEEE Transactions on Industrial Electronics, vol. 46, no. 4, pp. 674-691.
PFC using 600V range devices’, IEEE 11th International Conference on Power
10. June-Seok Lee & Kyo-Beum Lee 2015, ‘Carrier-Based Discontinuous PWM
Method for Vienna Rectifiers’, IEEE Transactions on Power Electronics, vol. 30,
87
11. Lijun Hang & Ming Zhang 2014, ‘Constant power control-based strategy for
12. Lijun Hang, Bin Li, Ming Zhang, Yong Wang & Leon M Tolbert 2014,
13. Lijun Hang, Hao Zhang, Sensen Liu, Xiaogao Xie, Chen Zhao & Shirong Liu
14. Lijun Hang, Ming Zhang, Bin Li, Long Huang & Shirong Liu 2013, ‘Space
vector modulation strategy for VIENNA rectifier and load unbalanced ability’,
15. Lijun Hang, Ming Zhang, Leon M Tolbert & Zhengyu Lu 2013, ‘Digitized
Vienna PFC Converter’, IEEE Transactions on Industrial Electronics, vol. 60, no.
88
16. M´arcio Silveira Ortmann, Samir Ahmad Mussa & Marcelo Lobo Heldwein
Cells’, IEEE Transactions on Power Electronics, vol. 30, no. 4, pp. 1843-1854.
17. Michael Leibl, Moreno Darani, Johann W Kolar & Josef Deuringer 2015,
18. Michael Leibl, Moreno Darani, Johann W Kolar & Josef Deuringer 2015,
19. Ming Zhang, Lijun Hang, Wenxi Yao, Zhengyu Lu & Leon M Tolbert 2013,
20. Sandeep Madishetti, Bhuvaneswari, G & Bhim Singh 2012, ‘Improved power
quality converter for direct torque control-based induction motor drives’, IET
21. Sensen Liu, Lijun Hang & Ming Zhang 2013, ‘Natural frame-based strategy
for Vienna-type rectifier with light unbalanced input voltages’, IET Power
89
22. Thiago B Soeiro & Johann W Kolar 2013, ‘Analysis of High- Efficiency
23. Thomas Friedli, Michael Hartmann & Johann W Kolar 2014, ‘The Essence
24. Zheng Wei, Jie Chen, Xin Chen, Chun-ying Gong & Yi Fan 2013, ‘Modified
output DC voltage conditions’, IET Power Electron., vol. 7, issue 3, pp. 753-763.
25. Zheng Wei, Xin Chen, Jie Chen, Chun-ying Gong, Yi Fan & Jia-wei Chen
rectifiers with a reduced switching frequency to power line frequency ratio’, IET
90