Professional Documents
Culture Documents
74 HC 4538
74 HC 4538
74 HC 4538
Features
Retriggerable/Resettable Capability Trigger and Reset Propagation Delays Independent of RX, CX Triggering from the Leading or Trailing Edge Q and Q Buffered Outputs Available Separate Resets Wide Range of Output Pulse Widths Schmitt Trigger Input on A and B Inputs Retrigger Time is Independent of CX Fanout (Over Temperature Range) - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads Wide Operating Temperature Range . . . -55oC to 125oC Balanced Propagation Delay and Transition Times Signicant Power Reduction Compared to LSTTL Logic ICs HC Types - 2V to 6V Operation - High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, VIL= 0.8V (Max), VIH = 2V (Min) - CMOS Input Compatibility, Il 1A at VOL, VOH
[ /Title (CD54 HC453 8, CD74 HC453 8, CD74 HCT45 38) /Subject (High Speed CMOS Logic
Ordering Information
PART NUMBER CD54HC4538F CD54HC4538F3A CD74HC4538E CD74HC4538M CD74HC4538NSR CD54HCT4538F3A TEMP. RANGE (oC) -55 to 125 -55 to 125 -55 to 125 -55 to 125 -55 to 125 -55 to 125 -55 to 125 -55 to 125 PACKAGE 16 Ld CERDIP 16 Ld CERDIP 16 Ld PDIP 16 Ld SOIC 16 Ld SOP 16 Ld CERDIP 16 Ld PDIP 16 Ld SOIC
Pinout
CD54HC4538, CD54HCT4538 (CERDIP) CD74HC4538 (PDIP, SOIC, SOP) CD74HCT4538 (PDIP, SOIC) TOP VIEW
1CX 1 1RXCX 2 1R 3 1A 4 1B 5 1Q 6 1Q 7 GND 8 16 VCC 15 2CX 14 2RXCX 13 2R 12 2A 11 2B 10 2Q 9 2Q
1. When ordering, use the entire part number. Add the sufx 96 to obtain the variant in the tape and reel. 2. Wafer and die for this part number is available which meets all electrical specifications. Please contact your local TI sales office or customer service for ordering information.
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright
2R
TRUTH TABLE
R2
INPUTS R L X X H H A X H X L B X X L H Q L L L
OUTPUTS Q H
D CL R1 CL p n CL CL Q p n CL CL p n CL Q
H H
R1
NOTE: H = High Level, L = Low Level, = Transition from Low to High, = Transition from High to Low, One High Level Pulse, One Low Level Pulse, X = Irrelevant.
FIGURE 1. FF DETAIL
CD54/74HC4538, CD54/74HCT4538
VCC HIGH Z
7(9) Q
FIGURE 2. LOGIC DIAGRAM (1 MONO) FUNCTIONAL TERMINAL CONNECTIONS VCC TO TERMINAL NUMBER FUNCTION Leading-Edge Trigger/Retriggerable Leading-Edge Trigger/Non-Retriggerable Trailing-Edge Trigger/Retriggerable Trailing-Edge Trigger/Non-Retriggerable NOTES: 3. A retriggerable one-shot multivibrator has an output pulse width which is extended one full time period (T) after application of the last trigger pulse. 4. A non-triggerable one-shot multivibrator has a time period (T) referenced from the application of the first trigger pulse. MONO1 3, 5 3 3 3 MONO2 11, 13 13 13 13 4 12 GND TO TERMINAL NUMBER MONO1 MONO2 INPUT PULSE TO TERMINAL NUMBER MONO1 4 4 5 5 MONO2 12 12 11 11 4-6 12-10 5-7 11-9 OTHER CONNECTIONS MONO1 MONO2
CD54/74HC4538, CD54/74HCT4538
Absolute Maximum Ratings
DC Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 7V DC Input Diode Current, IIK For VI < -0.5V or VI > VCC + 0.5V . . . . . . . . . . . . . . . . . . . . . .20mA DC Output Diode Current, IOK For VO < -0.5V or VO > VCC + 0.5V . . . . . . . . . . . . . . . . . . . .20mA DC Output Source or Sink Current per Output Pin, IO For VO > -0.5V or VO < VCC + 0.5V . . . . . . . . . . . . . . . . . . . .25mA DC VCC or Ground Current, ICC . . . . . . . . . . . . . . . . . . . . . . . . .50mA
Thermal Information
Package Thermal Impedance, JA (see Note 7): PDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67oC/W SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73oC/W SOP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64oC/W Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . 150oC Maximum Storage Temperature Range . . . . . . . . . .-65oC to 150oC Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300oC (SOIC - Lead Tips Only)
Operating Conditions
Temperature Range, TA . . . . . . . . . . . . . . . . . . . . . . -55oC to 125oC Supply Voltage Range, VCC (Note 5) HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V DC Input or Output Voltage, VI, VO . . . . . . . . . . . . . . . . . 0V to VCC Input Rise and Fall Times, tr, tf Reset Input: 2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max) 4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max) 6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max) Trigger Inputs A or B: 2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited (Max) 4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited (Max) 6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited (Max) External Timing Resistor, RX (Note 6) . . . . . . . . . . . . . . . .5k (Min) External Timing Capacitor, CX (Note 6) . . . . . . . . . . . . . . . . . 0 (Min)
CAUTION: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specication is not implied.
NOTES: 5. Unless otherwise specified, all voltages are referenced to ground. 6. The maximum allowable values of RX and CX are a function of leakage of capacitor CX, the leakage of the HC4538, and leakage due to board layout and surface resistance. Values of RX and CX should be chosen so that the maximum current into pin 2 or pin 14 is 30mA. Susceptibility to externally induced noise signals may occur for RX > 1M. 7. The package thermal impedance is calculated in accordance with JESD 51-7.
DC Electrical Specications
TEST CONDITIONS PARAMETER HC TYPES High Level Input Voltage VIH 2 4.5 6 Low Level Input Voltage VIL 2 4.5 6 High Level Output Voltage CMOS Loads High Level Output Voltage TTL Loads VOH VIH or VIL -0.02 -0.02 -0.02 -4 -5.2 2 4.5 6 4.5 6 1.5 3.15 4.2 1.9 4.4 5.9 3.98 5.48 0.5 1.35 1.8 1.5 3.15 4.2 1.9 4.4 5.9 3.84 5.34 0.5 1.35 1.8 1.5 3.15 4.2 1.9 4.4 5.9 3.7 5.2 0.5 1.35 1.8 V V V V V V V V V V V V SYMBOL VI (V) IO (mA) VCC (V) 25oC MIN TYP MAX -40oC TO 85oC -55oC TO 125oC MIN MAX MIN MAX UNITS
CD54/74HC4538, CD54/74HCT4538
DC Electrical Specications
(Continued) TEST CONDITIONS PARAMETER Low Level Output Voltage CMOS Loads Low Level Output Voltage TTL Loads Input Leakage Current A, B, R Input Leakage Current RXCX (Note 9) Quiescent Device Current Active Device Current Q = High & Pins 2, 14 at VCC/4 HCT TYPES High Level Input Voltage Low Level Input Voltage High Level Output Voltage CMOS Loads High Level Output Voltage TTL Loads Low Level Output Voltage CMOS Loads Low Level Output Voltage TTL Loads Input Leakage Current Input Leakage Current RXCX (Note 9) Quiescent Device Current Active Device Current Q = High & Pins 2, 14 at VCC/4 Additional Quiescent Device Current Per Input Pin: 1 Unit Load NOTES: 8. For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA. 9. When testing IIL the Q output must be high. If Q is low (device not triggered) the pull-up P device will be ON and the low resistance path from VDD to the test pin will cause a current far exceeding the specification. ICC ICC VCC or GND VCC or GND VCC -2.1 II VCC and GND VOL VIH or VIL VIH VIL VOH VIH or VIL -0.02 4.5 to 5.5 4.5 to 5.5 4.5 2 4.4 0.8 2 4.4 0.8 2 4.4 0.8 V V V ICC ICC VCC or GND VCC or GND II VCC or GND SYMBOL VOL VI (V) VIH or VIL IO (mA) 0.02 0.02 0.02 4 5.2 25oC MIN TYP MAX 0.1 0.1 0.1 0.26 0.26 0.1 0.05 -40oC TO 85oC -55oC TO 125oC MIN MAX 0.1 0.1 0.1 0.33 0.33 1 0.5 MIN MAX 0.1 0.1 0.1 0.4 0.4 1 0.5 UNITS V V V V V V A A
0 0
6 6
8 0.6
80 0.8
160 1
A mA
-4
4.5
3.98
3.84
3.7
0.02
4.5
0.1
0.1
0.1
4.5
0.26
0.33
0.4
5.5 5.5
0.1 0.05
1 0.5
1 0.5
A A
0 0
5.5 5.5
8 0.6
80 0.8
160 1
A mA
ICC (Note 8)
4.5 to 5.5
100
360
450
490
CD54/74HC4538, CD54/74HCT4538
HCT Input Loading Table
INPUT All UNIT LOADS 0.5
NOTE: Unit Load is ICC limit specied in DC Electrical Table, e.g. 360A max at 25oC.
CD54/74HC4538, CD54/74HCT4538
Switching Specications
CL = 50pF, Input tr, tf = 6ns, RX = 10K, CX = 0 25oC PARAMETER HC TYPES Propagation Delay A, B to Q tPLH CL = 50pF 2 4.5 CL = 15pF CL = 50pF A, B to Q tPHL CL = 50pF 5 6 2 4.5 CL = 15pF CL = 50pF R to Q tPHL CL = 50pF 5 6 2 4.5 CL = 15pF CL = 50pF R to Q tPLH CL = 50pF 5 6 2 4.5 CL = 15pF CL = 50pF Output Transition Time tTLH, tTHL CL = 50pF 5 6 2 4.5 6 Output Pulse Width RX = 10k, CX = 0.1F Output Pulse Width Match, Same Package Power Dissipation Capacitance (Notes 10, 11) Input Capacitance HCT TYPES Propagation Delay A, B to Q tPLH CL = 50pF CL = 15pF A, B to Q tPHL CL = 50pF CL = 15pF 4.5 5 4.5 5 23 23 55 55 69 69 83 83 ns ns ns ns 0.64 0.63 5 21 21 21 21 1 136 250 50 43 250 50 43 250 50 43 250 50 43 75 15 13 0.78 0.77 0.612 0.602 315 63 54 315 63 54 315 63 54 315 63 54 95 19 16 0.812 0.798 0.605 0.595 375 75 64 375 75 64 375 75 64 375 75 64 110 22 19 0.819 0.805 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ms % pF SYMBOL TEST CONDITIONS VCC (V) MIN TYP MAX -40oC TO 85oC MIN MAX -55oC TO 125oC MIN MAX UNITS
CL = 50pF
3 5
CPD CI
CL = 15pF CL = 50pF
10
10
10
10
pF
CD54/74HC4538, CD54/74HCT4538
Switching Specications
CL = 50pF, Input tr, tf = 6ns, RX = 10K, CX = 0 (Continued) 25oC PARAMETER R to Q SYMBOL tPHL TEST CONDITIONS CL = 50pF CL = 15pF R to Q tPLH CL = 50pF CL = 15pF Output Transition Time Output Pulse Width RX = 10k, CX = 0.1F Output Pulse Width Match, Same Package Power Dissipation Capacitance (Notes 10, 11) Input Capacitance NOTES: 10. CPD is used to determine the dynamic power consumption, per one shot. 11. PD = (CPD + CX) VCC2 fi (CL VCC2 fO) where fi = input frequency, fO = output frequency, CL = output load capacitance, I CX = external capacitance VCC = supply voltage assuming fi tTLH, tTHL CL = 50pF CL = 50pF CL = 15pF CL = 50pF VCC (V) 4.5 5 4.5 5 4.5 5 MIN 0.63 TYP 17 21 1 134 MAX 40 50 15 0.77 -40oC TO 85oC MIN 0.602 MAX 50 63 19 0.798 -55oC TO 125oC MIN 0.595 MAX 60 75 22 0.805 UNITS ns ns ns ns ns ms % pF
CPD CI
10
10
10
10
pF
tf = 6ns VCC
tf = 6ns 3V
tTHL
tTHL
INVERTING OUTPUT
1.3V 10%
FIGURE 6. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC
FIGURE 7. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC
0.70
0.70
10k, 10nF K FACTOR K FACTOR 0.69 10k, 100nF 100k, 100nF 0.69 10k, 10nF 10k, 100nF 0.68 100k, 100nF
4.5
5.5
4.5
5.5
1.3 1.2 1.1 K FACTOR 1.0 0.9 0.8 0.7 0.6 10 102 103
TA = 25oC RX = 10k
103
2k 10k 100k
104
105
10
102
103
104
VCC
RX 2(14) 16
RX 2(14) 16
CX 0.5F
51 CX 0.5F
1(15)
1(15)
10
IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TIs terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TIs standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding thirdparty products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265