Professional Documents
Culture Documents
Lecture 10
Lecture 10
Lecture 10
Power Dissipation
Outline
Leakage
Leaking diodes and transistors
Node Transition Activity and Power
Due to charging and discharging of capacitance
n N
0 1 = lim
N N
P av g = 0 1 C V dd 2 f clk
L
Activity factors of basic gates
AND (1 p A p B ) p A p B
[1 ( p A p B 2 p A p B )]( p A p B 2 p A p B )
XOR
Dynamic Power dissipation
Istat
Vout
CL
Vin =5V
Temperature
Sub-threshold current increases exponentially
Reduction in Vt
Increase in thermal voltage
BTBT increases due to band gap narrowing
Gate leakage is insensitive to temperature change
Factors affecting leakage power
MTCMOS
Dual Vt
Dual Vt domino logic
Adaptive Body Bias
Transistor stacking
Metrics